Commit bae120f8 authored by Masahiro Yamada's avatar Masahiro Yamada

arm64: uniphier: dts: add more clocks to Denali NAND controller node

Catch up with the new binding of the Denali IP where three clocks,
"nand", "nand_x", "ecc" are required.

For UniPhier SoCs, the "nand_x" and "ecc" are tied up because they
are both 200MHz.
Signed-off-by: default avatarMasahiro Yamada <yamada.masahiro@socionext.com>
parent 007a9389
...@@ -571,7 +571,8 @@ nand: nand@68000000 { ...@@ -571,7 +571,8 @@ nand: nand@68000000 {
interrupts = <0 65 4>; interrupts = <0 65 4>;
pinctrl-names = "default"; pinctrl-names = "default";
pinctrl-0 = <&pinctrl_nand>; pinctrl-0 = <&pinctrl_nand>;
clocks = <&sys_clk 2>; clock-names = "nand", "nand_x", "ecc";
clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>;
resets = <&sys_rst 2>; resets = <&sys_rst 2>;
}; };
}; };
......
...@@ -628,7 +628,8 @@ nand: nand@68000000 { ...@@ -628,7 +628,8 @@ nand: nand@68000000 {
interrupts = <0 65 4>; interrupts = <0 65 4>;
pinctrl-names = "default"; pinctrl-names = "default";
pinctrl-0 = <&pinctrl_nand>; pinctrl-0 = <&pinctrl_nand>;
clocks = <&sys_clk 2>; clock-names = "nand", "nand_x", "ecc";
clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>;
resets = <&sys_rst 2>; resets = <&sys_rst 2>;
}; };
}; };
......
...@@ -455,7 +455,8 @@ nand: nand@68000000 { ...@@ -455,7 +455,8 @@ nand: nand@68000000 {
interrupts = <0 65 4>; interrupts = <0 65 4>;
pinctrl-names = "default"; pinctrl-names = "default";
pinctrl-0 = <&pinctrl_nand>; pinctrl-0 = <&pinctrl_nand>;
clocks = <&sys_clk 2>; clock-names = "nand", "nand_x", "ecc";
clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>;
resets = <&sys_rst 2>; resets = <&sys_rst 2>;
}; };
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment