Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kirill Smelkov
linux
Commits
bba7d0b9
Commit
bba7d0b9
authored
Mar 25, 2009
by
Paulius Zaleckas
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
ARM: tlbflush.h: introduce TLB_BTB flag
Signed-off-by:
Paulius Zaleckas
<
paulius.zaleckas@teltonika.lt
>
parent
8e0ee43b
Changes
1
Hide whitespace changes
Inline
Side-by-side
Showing
1 changed file
with
6 additions
and
13 deletions
+6
-13
arch/arm/include/asm/tlbflush.h
arch/arm/include/asm/tlbflush.h
+6
-13
No files found.
arch/arm/include/asm/tlbflush.h
View file @
bba7d0b9
...
@@ -39,6 +39,7 @@
...
@@ -39,6 +39,7 @@
#define TLB_V6_D_ASID (1 << 17)
#define TLB_V6_D_ASID (1 << 17)
#define TLB_V6_I_ASID (1 << 18)
#define TLB_V6_I_ASID (1 << 18)
#define TLB_BTB (1 << 28)
#define TLB_L2CLEAN_FR (1 << 29)
/* Feroceon */
#define TLB_L2CLEAN_FR (1 << 29)
/* Feroceon */
#define TLB_DCLEAN (1 << 30)
#define TLB_DCLEAN (1 << 30)
#define TLB_WB (1 << 31)
#define TLB_WB (1 << 31)
...
@@ -140,7 +141,7 @@
...
@@ -140,7 +141,7 @@
# define v4wb_always_flags (-1UL)
# define v4wb_always_flags (-1UL)
#endif
#endif
#define v6wbi_tlb_flags (TLB_WB | TLB_DCLEAN | \
#define v6wbi_tlb_flags (TLB_WB | TLB_DCLEAN |
TLB_BTB |
\
TLB_V6_I_FULL | TLB_V6_D_FULL | \
TLB_V6_I_FULL | TLB_V6_D_FULL | \
TLB_V6_I_PAGE | TLB_V6_D_PAGE | \
TLB_V6_I_PAGE | TLB_V6_D_PAGE | \
TLB_V6_I_ASID | TLB_V6_D_ASID)
TLB_V6_I_ASID | TLB_V6_D_ASID)
...
@@ -297,9 +298,7 @@ static inline void local_flush_tlb_all(void)
...
@@ -297,9 +298,7 @@ static inline void local_flush_tlb_all(void)
if
(
tlb_flag
(
TLB_V4_I_FULL
|
TLB_V6_I_FULL
))
if
(
tlb_flag
(
TLB_V4_I_FULL
|
TLB_V6_I_FULL
))
asm
(
"mcr p15, 0, %0, c8, c5, 0"
:
:
"r"
(
zero
)
:
"cc"
);
asm
(
"mcr p15, 0, %0, c8, c5, 0"
:
:
"r"
(
zero
)
:
"cc"
);
if
(
tlb_flag
(
TLB_V6_I_FULL
|
TLB_V6_D_FULL
|
if
(
tlb_flag
(
TLB_BTB
))
{
TLB_V6_I_PAGE
|
TLB_V6_D_PAGE
|
TLB_V6_I_ASID
|
TLB_V6_D_ASID
))
{
/* flush the branch target cache */
/* flush the branch target cache */
asm
(
"mcr p15, 0, %0, c7, c5, 6"
:
:
"r"
(
zero
)
:
"cc"
);
asm
(
"mcr p15, 0, %0, c7, c5, 6"
:
:
"r"
(
zero
)
:
"cc"
);
dsb
();
dsb
();
...
@@ -334,9 +333,7 @@ static inline void local_flush_tlb_mm(struct mm_struct *mm)
...
@@ -334,9 +333,7 @@ static inline void local_flush_tlb_mm(struct mm_struct *mm)
if
(
tlb_flag
(
TLB_V6_I_ASID
))
if
(
tlb_flag
(
TLB_V6_I_ASID
))
asm
(
"mcr p15, 0, %0, c8, c5, 2"
:
:
"r"
(
asid
)
:
"cc"
);
asm
(
"mcr p15, 0, %0, c8, c5, 2"
:
:
"r"
(
asid
)
:
"cc"
);
if
(
tlb_flag
(
TLB_V6_I_FULL
|
TLB_V6_D_FULL
|
if
(
tlb_flag
(
TLB_BTB
))
{
TLB_V6_I_PAGE
|
TLB_V6_D_PAGE
|
TLB_V6_I_ASID
|
TLB_V6_D_ASID
))
{
/* flush the branch target cache */
/* flush the branch target cache */
asm
(
"mcr p15, 0, %0, c7, c5, 6"
:
:
"r"
(
zero
)
:
"cc"
);
asm
(
"mcr p15, 0, %0, c7, c5, 6"
:
:
"r"
(
zero
)
:
"cc"
);
dsb
();
dsb
();
...
@@ -374,9 +371,7 @@ local_flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr)
...
@@ -374,9 +371,7 @@ local_flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr)
if
(
tlb_flag
(
TLB_V6_I_PAGE
))
if
(
tlb_flag
(
TLB_V6_I_PAGE
))
asm
(
"mcr p15, 0, %0, c8, c5, 1"
:
:
"r"
(
uaddr
)
:
"cc"
);
asm
(
"mcr p15, 0, %0, c8, c5, 1"
:
:
"r"
(
uaddr
)
:
"cc"
);
if
(
tlb_flag
(
TLB_V6_I_FULL
|
TLB_V6_D_FULL
|
if
(
tlb_flag
(
TLB_BTB
))
{
TLB_V6_I_PAGE
|
TLB_V6_D_PAGE
|
TLB_V6_I_ASID
|
TLB_V6_D_ASID
))
{
/* flush the branch target cache */
/* flush the branch target cache */
asm
(
"mcr p15, 0, %0, c7, c5, 6"
:
:
"r"
(
zero
)
:
"cc"
);
asm
(
"mcr p15, 0, %0, c7, c5, 6"
:
:
"r"
(
zero
)
:
"cc"
);
dsb
();
dsb
();
...
@@ -411,9 +406,7 @@ static inline void local_flush_tlb_kernel_page(unsigned long kaddr)
...
@@ -411,9 +406,7 @@ static inline void local_flush_tlb_kernel_page(unsigned long kaddr)
if
(
tlb_flag
(
TLB_V6_I_PAGE
))
if
(
tlb_flag
(
TLB_V6_I_PAGE
))
asm
(
"mcr p15, 0, %0, c8, c5, 1"
:
:
"r"
(
kaddr
)
:
"cc"
);
asm
(
"mcr p15, 0, %0, c8, c5, 1"
:
:
"r"
(
kaddr
)
:
"cc"
);
if
(
tlb_flag
(
TLB_V6_I_FULL
|
TLB_V6_D_FULL
|
if
(
tlb_flag
(
TLB_BTB
))
{
TLB_V6_I_PAGE
|
TLB_V6_D_PAGE
|
TLB_V6_I_ASID
|
TLB_V6_D_ASID
))
{
/* flush the branch target cache */
/* flush the branch target cache */
asm
(
"mcr p15, 0, %0, c7, c5, 6"
:
:
"r"
(
zero
)
:
"cc"
);
asm
(
"mcr p15, 0, %0, c7, c5, 6"
:
:
"r"
(
zero
)
:
"cc"
);
dsb
();
dsb
();
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment