Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
nexedi
linux
Commits
c693931d
Commit
c693931d
authored
Jan 11, 2011
by
Ben Skeggs
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
drm/nv40: make detection of 0x4097-ful chipsets available everywhere
Signed-off-by:
Ben Skeggs
<
bskeggs@redhat.com
>
parent
07cfe0e7
Changes
3
Show whitespace changes
Inline
Side-by-side
Showing
3 changed files
with
20 additions
and
18 deletions
+20
-18
drivers/gpu/drm/nouveau/nouveau_drv.h
drivers/gpu/drm/nouveau/nouveau_drv.h
+14
-0
drivers/gpu/drm/nouveau/nv40_graph.c
drivers/gpu/drm/nouveau/nv40_graph.c
+1
-2
drivers/gpu/drm/nouveau/nv40_grctx.c
drivers/gpu/drm/nouveau/nv40_grctx.c
+5
-16
No files found.
drivers/gpu/drm/nouveau/nouveau_drv.h
View file @
c693931d
...
@@ -1574,6 +1574,20 @@ nv_match_device(struct drm_device *dev, unsigned device,
...
@@ -1574,6 +1574,20 @@ nv_match_device(struct drm_device *dev, unsigned device,
dev
->
pdev
->
subsystem_device
==
sub_device
;
dev
->
pdev
->
subsystem_device
==
sub_device
;
}
}
/* returns 1 if device is one of the nv4x using the 0x4497 object class,
* helpful to determine a number of other hardware features
*/
static
inline
int
nv44_graph_class
(
struct
drm_device
*
dev
)
{
struct
drm_nouveau_private
*
dev_priv
=
dev
->
dev_private
;
if
((
dev_priv
->
chipset
&
0xf0
)
==
0x60
)
return
1
;
return
!
(
0x0baf
&
(
1
<<
(
dev_priv
->
chipset
&
0x0f
)));
}
/* memory type/access flags, do not match hardware values */
/* memory type/access flags, do not match hardware values */
#define NV_MEM_ACCESS_RO 1
#define NV_MEM_ACCESS_RO 1
#define NV_MEM_ACCESS_WO 2
#define NV_MEM_ACCESS_WO 2
...
...
drivers/gpu/drm/nouveau/nv40_graph.c
View file @
c693931d
...
@@ -451,8 +451,7 @@ nv40_graph_register(struct drm_device *dev)
...
@@ -451,8 +451,7 @@ nv40_graph_register(struct drm_device *dev)
NVOBJ_CLASS
(
dev
,
0x309e
,
GR
);
/* swzsurf */
NVOBJ_CLASS
(
dev
,
0x309e
,
GR
);
/* swzsurf */
/* curie */
/* curie */
if
(
dev_priv
->
chipset
>=
0x60
||
if
(
nv44_graph_class
(
dev
))
0x00005450
&
(
1
<<
(
dev_priv
->
chipset
&
0x0f
)))
NVOBJ_CLASS
(
dev
,
0x4497
,
GR
);
NVOBJ_CLASS
(
dev
,
0x4497
,
GR
);
else
else
NVOBJ_CLASS
(
dev
,
0x4097
,
GR
);
NVOBJ_CLASS
(
dev
,
0x4097
,
GR
);
...
...
drivers/gpu/drm/nouveau/nv40_grctx.c
View file @
c693931d
...
@@ -117,17 +117,6 @@
...
@@ -117,17 +117,6 @@
* - get vs count from 0x1540
* - get vs count from 0x1540
*/
*/
static
int
nv40_graph_4097
(
struct
drm_device
*
dev
)
{
struct
drm_nouveau_private
*
dev_priv
=
dev
->
dev_private
;
if
((
dev_priv
->
chipset
&
0xf0
)
==
0x60
)
return
0
;
return
!!
(
0x0baf
&
(
1
<<
dev_priv
->
chipset
));
}
static
int
static
int
nv40_graph_vs_count
(
struct
drm_device
*
dev
)
nv40_graph_vs_count
(
struct
drm_device
*
dev
)
{
{
...
@@ -219,7 +208,7 @@ nv40_graph_construct_general(struct nouveau_grctx *ctx)
...
@@ -219,7 +208,7 @@ nv40_graph_construct_general(struct nouveau_grctx *ctx)
gr_def
(
ctx
,
0x4009dc
,
0x80000000
);
gr_def
(
ctx
,
0x4009dc
,
0x80000000
);
}
else
{
}
else
{
cp_ctx
(
ctx
,
0x400840
,
20
);
cp_ctx
(
ctx
,
0x400840
,
20
);
if
(
!
nv40_graph_4097
(
ctx
->
dev
))
{
if
(
nv44_graph_class
(
ctx
->
dev
))
{
for
(
i
=
0
;
i
<
8
;
i
++
)
for
(
i
=
0
;
i
<
8
;
i
++
)
gr_def
(
ctx
,
0x400860
+
(
i
*
4
),
0x00000001
);
gr_def
(
ctx
,
0x400860
+
(
i
*
4
),
0x00000001
);
}
}
...
@@ -228,7 +217,7 @@ nv40_graph_construct_general(struct nouveau_grctx *ctx)
...
@@ -228,7 +217,7 @@ nv40_graph_construct_general(struct nouveau_grctx *ctx)
gr_def
(
ctx
,
0x400888
,
0x00000040
);
gr_def
(
ctx
,
0x400888
,
0x00000040
);
cp_ctx
(
ctx
,
0x400894
,
11
);
cp_ctx
(
ctx
,
0x400894
,
11
);
gr_def
(
ctx
,
0x400894
,
0x00000040
);
gr_def
(
ctx
,
0x400894
,
0x00000040
);
if
(
nv40_graph_4097
(
ctx
->
dev
))
{
if
(
!
nv44_graph_class
(
ctx
->
dev
))
{
for
(
i
=
0
;
i
<
8
;
i
++
)
for
(
i
=
0
;
i
<
8
;
i
++
)
gr_def
(
ctx
,
0x4008a0
+
(
i
*
4
),
0x80000000
);
gr_def
(
ctx
,
0x4008a0
+
(
i
*
4
),
0x80000000
);
}
}
...
@@ -546,7 +535,7 @@ nv40_graph_construct_state3d_2(struct nouveau_grctx *ctx)
...
@@ -546,7 +535,7 @@ nv40_graph_construct_state3d_2(struct nouveau_grctx *ctx)
static
void
static
void
nv40_graph_construct_state3d_3
(
struct
nouveau_grctx
*
ctx
)
nv40_graph_construct_state3d_3
(
struct
nouveau_grctx
*
ctx
)
{
{
int
len
=
nv4
0_graph_4097
(
ctx
->
dev
)
?
0x0684
:
0x00
84
;
int
len
=
nv4
4_graph_class
(
ctx
->
dev
)
?
0x0084
:
0x06
84
;
cp_out
(
ctx
,
0x300000
);
cp_out
(
ctx
,
0x300000
);
cp_lsr
(
ctx
,
len
-
4
);
cp_lsr
(
ctx
,
len
-
4
);
...
@@ -582,11 +571,11 @@ nv40_graph_construct_shader(struct nouveau_grctx *ctx)
...
@@ -582,11 +571,11 @@ nv40_graph_construct_shader(struct nouveau_grctx *ctx)
}
else
{
}
else
{
b0_offset
=
0x1d40
/
4
;
/* 2200 */
b0_offset
=
0x1d40
/
4
;
/* 2200 */
b1_offset
=
0x3f40
/
4
;
/* 0b00 : 0a40 */
b1_offset
=
0x3f40
/
4
;
/* 0b00 : 0a40 */
vs_len
=
nv4
0_graph_4097
(
dev
)
?
0x4a40
/
4
:
0x498
0
/
4
;
vs_len
=
nv4
4_graph_class
(
dev
)
?
0x4980
/
4
:
0x4a4
0
/
4
;
}
}
cp_lsr
(
ctx
,
vs_len
*
vs_nr
+
0x300
/
4
);
cp_lsr
(
ctx
,
vs_len
*
vs_nr
+
0x300
/
4
);
cp_out
(
ctx
,
nv4
0_graph_4097
(
dev
)
?
0x800041
:
0x800029
);
cp_out
(
ctx
,
nv4
4_graph_class
(
dev
)
?
0x800029
:
0x800041
);
offset
=
ctx
->
ctxvals_pos
;
offset
=
ctx
->
ctxvals_pos
;
ctx
->
ctxvals_pos
+=
(
0x0300
/
4
+
(
vs_nr
*
vs_len
));
ctx
->
ctxvals_pos
+=
(
0x0300
/
4
+
(
vs_nr
*
vs_len
));
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment