Commit e735aa8a authored by Tony Lindgren's avatar Tony Lindgren

omap2/3/4: Clean up entry-macro.s for adding support for omap4 multiboot

Move defines around and set up handlers based on MULTI_OMAP2.

Note that this will only allow compiling in omap4 with omap2 and
omap3. It will not yet make omap4 boot with multi-omap.
Acked-by: default avatarSantosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: default avatarTony Lindgren <tony@atomide.com>
parent be8f3177
...@@ -19,6 +19,8 @@ ...@@ -19,6 +19,8 @@
#include <plat/omap34xx.h> #include <plat/omap34xx.h>
#include <plat/omap44xx.h> #include <plat/omap44xx.h>
#include <plat/multi.h>
#define OMAP2_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE) #define OMAP2_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE)
#define OMAP3_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE) #define OMAP3_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE)
#define OMAP4_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP44XX_GIC_CPU_BASE) #define OMAP4_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP44XX_GIC_CPU_BASE)
...@@ -31,13 +33,15 @@ ...@@ -31,13 +33,15 @@
.macro arch_ret_to_user, tmp1, tmp2 .macro arch_ret_to_user, tmp1, tmp2
.endm .endm
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) /*
* Unoptimized irq functions for multi-omap2, 3 and 4
*/
#ifdef MULTI_OMAP2
.pushsection .data .pushsection .data
omap_irq_base: .word 0 omap_irq_base: .word 0
.popsection .popsection
#if defined(CONFIG_ARCH_OMAP2) && defined(CONFIG_ARCH_OMAP3)
/* Configure the interrupt base on the first interrupt */ /* Configure the interrupt base on the first interrupt */
.macro get_irqnr_preamble, base, tmp .macro get_irqnr_preamble, base, tmp
9: 9:
...@@ -62,7 +66,32 @@ omap_irq_base: .word 0 ...@@ -62,7 +66,32 @@ omap_irq_base: .word 0
b 9b b 9b
9998: 9998:
.endm .endm
#else
/* Check the pending interrupts. Note that base already set */
.macro get_irqnr_and_base, irqnr, irqstat, base, tmp
ldr \irqnr, [\base, #0x98] /* IRQ pending reg 1 */
cmp \irqnr, #0x0
bne 9999f
ldr \irqnr, [\base, #0xb8] /* IRQ pending reg 2 */
cmp \irqnr, #0x0
bne 9999f
ldr \irqnr, [\base, #0xd8] /* IRQ pending reg 3 */
cmp \irqnr, #0x0
9999:
ldrne \irqnr, [\base, #INTCPS_SIR_IRQ_OFFSET]
and \irqnr, \irqnr, #ACTIVEIRQ_MASK /* Clear spurious bits */
.endm
#else /* MULTI_OMAP2 */
/*
* Optimized irq functions for omap2, 3 and 4
*/
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
.macro get_irqnr_preamble, base, tmp .macro get_irqnr_preamble, base, tmp
#ifdef CONFIG_ARCH_OMAP2 #ifdef CONFIG_ARCH_OMAP2
ldr \base, =OMAP2_IRQ_BASE ldr \base, =OMAP2_IRQ_BASE
...@@ -70,7 +99,7 @@ omap_irq_base: .word 0 ...@@ -70,7 +99,7 @@ omap_irq_base: .word 0
ldr \base, =OMAP3_IRQ_BASE ldr \base, =OMAP3_IRQ_BASE
#endif #endif
.endm .endm
#endif
/* Check the pending interrupts. Note that base already set */ /* Check the pending interrupts. Note that base already set */
.macro get_irqnr_and_base, irqnr, irqstat, base, tmp .macro get_irqnr_and_base, irqnr, irqstat, base, tmp
ldr \irqnr, [\base, #0x98] /* IRQ pending reg 1 */ ldr \irqnr, [\base, #0x98] /* IRQ pending reg 1 */
...@@ -155,6 +184,7 @@ omap_irq_base: .word 0 ...@@ -155,6 +184,7 @@ omap_irq_base: .word 0
cmp \tmp, #0 cmp \tmp, #0
.endm .endm
#endif #endif
#endif /* MULTI_OMAP2 */
.macro irq_prio_table .macro irq_prio_table
.endm .endm
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment