Commit 0f1decaa authored by Sai Prakash Ranjan's avatar Sai Prakash Ranjan Committed by Bjorn Andersson

arm64: dts: qcom: sc7180: Support ETMv4 power management

Now that deep idle states are properly supported on SC7180,
we need to add "coresight-loses-context-with-cpu" property
to avoid failure of trace session because of losing context
on entering deep idle states.
Reviewed-by: default avatarStephen Boyd <swboyd@chromium.org>
Signed-off-by: default avatarSai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
Link: https://lore.kernel.org/r/20200424111644.27970-1-saiprakash.ranjan@codeaurora.orgSigned-off-by: default avatarBjorn Andersson <bjorn.andersson@linaro.org>
parent 0d1ce0d1
...@@ -1629,6 +1629,7 @@ replicator@6b06000 { ...@@ -1629,6 +1629,7 @@ replicator@6b06000 {
clocks = <&aoss_qmp>; clocks = <&aoss_qmp>;
clock-names = "apb_pclk"; clock-names = "apb_pclk";
arm,coresight-loses-context-with-cpu;
out-ports { out-ports {
port { port {
...@@ -1655,6 +1656,7 @@ etm@7040000 { ...@@ -1655,6 +1656,7 @@ etm@7040000 {
clocks = <&aoss_qmp>; clocks = <&aoss_qmp>;
clock-names = "apb_pclk"; clock-names = "apb_pclk";
arm,coresight-loses-context-with-cpu;
out-ports { out-ports {
port { port {
...@@ -1673,6 +1675,7 @@ etm@7140000 { ...@@ -1673,6 +1675,7 @@ etm@7140000 {
clocks = <&aoss_qmp>; clocks = <&aoss_qmp>;
clock-names = "apb_pclk"; clock-names = "apb_pclk";
arm,coresight-loses-context-with-cpu;
out-ports { out-ports {
port { port {
...@@ -1691,6 +1694,7 @@ etm@7240000 { ...@@ -1691,6 +1694,7 @@ etm@7240000 {
clocks = <&aoss_qmp>; clocks = <&aoss_qmp>;
clock-names = "apb_pclk"; clock-names = "apb_pclk";
arm,coresight-loses-context-with-cpu;
out-ports { out-ports {
port { port {
...@@ -1709,6 +1713,7 @@ etm@7340000 { ...@@ -1709,6 +1713,7 @@ etm@7340000 {
clocks = <&aoss_qmp>; clocks = <&aoss_qmp>;
clock-names = "apb_pclk"; clock-names = "apb_pclk";
arm,coresight-loses-context-with-cpu;
out-ports { out-ports {
port { port {
...@@ -1727,6 +1732,7 @@ etm@7440000 { ...@@ -1727,6 +1732,7 @@ etm@7440000 {
clocks = <&aoss_qmp>; clocks = <&aoss_qmp>;
clock-names = "apb_pclk"; clock-names = "apb_pclk";
arm,coresight-loses-context-with-cpu;
out-ports { out-ports {
port { port {
...@@ -1745,6 +1751,7 @@ etm@7540000 { ...@@ -1745,6 +1751,7 @@ etm@7540000 {
clocks = <&aoss_qmp>; clocks = <&aoss_qmp>;
clock-names = "apb_pclk"; clock-names = "apb_pclk";
arm,coresight-loses-context-with-cpu;
out-ports { out-ports {
port { port {
...@@ -1763,6 +1770,7 @@ etm@7640000 { ...@@ -1763,6 +1770,7 @@ etm@7640000 {
clocks = <&aoss_qmp>; clocks = <&aoss_qmp>;
clock-names = "apb_pclk"; clock-names = "apb_pclk";
arm,coresight-loses-context-with-cpu;
out-ports { out-ports {
port { port {
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment