Commit 17944fd5 authored by Dmitry Baryshkov's avatar Dmitry Baryshkov Committed by Bjorn Andersson

arm64: dts: qcom: sc8180x: correct dispcc clocks

Correct the clocks being used by the display clock controller on the
SC8180X platform (to match the schema):
- Drop the sleep clock
- Add DSI clocks
- Reorder eDP / DP clocks

This changes the order of clocks, however it should be noted that the
clock list was neither correct nor followed the schema beforehand.
Signed-off-by: default avatarDmitry Baryshkov <dmitry.baryshkov@linaro.org>
Link: https://lore.kernel.org/r/20240512-typec-fix-sm8250-v4-2-ad153c747a97@linaro.orgSigned-off-by: default avatarBjorn Andersson <andersson@kernel.org>
parent 98a0c4f2
...@@ -3303,21 +3303,27 @@ dispcc: clock-controller@af00000 { ...@@ -3303,21 +3303,27 @@ dispcc: clock-controller@af00000 {
compatible = "qcom,sc8180x-dispcc"; compatible = "qcom,sc8180x-dispcc";
reg = <0 0x0af00000 0 0x20000>; reg = <0 0x0af00000 0 0x20000>;
clocks = <&rpmhcc RPMH_CXO_CLK>, clocks = <&rpmhcc RPMH_CXO_CLK>,
<&sleep_clk>, <&mdss_dsi0_phy 0>,
<&mdss_dsi0_phy 1>,
<&mdss_dsi1_phy 0>,
<&mdss_dsi1_phy 1>,
<&usb_prim_dpphy 0>, <&usb_prim_dpphy 0>,
<&usb_prim_dpphy 1>, <&usb_prim_dpphy 1>,
<&usb_sec_dpphy 0>,
<&usb_sec_dpphy 1>,
<&edp_phy 0>, <&edp_phy 0>,
<&edp_phy 1>; <&edp_phy 1>,
<&usb_sec_dpphy 0>,
<&usb_sec_dpphy 1>;
clock-names = "bi_tcxo", clock-names = "bi_tcxo",
"sleep_clk", "dsi0_phy_pll_out_byteclk",
"dsi0_phy_pll_out_dsiclk",
"dsi1_phy_pll_out_byteclk",
"dsi1_phy_pll_out_dsiclk",
"dp_phy_pll_link_clk", "dp_phy_pll_link_clk",
"dp_phy_pll_vco_div_clk", "dp_phy_pll_vco_div_clk",
"dptx1_phy_pll_link_clk",
"dptx1_phy_pll_vco_div_clk",
"edp_phy_pll_link_clk", "edp_phy_pll_link_clk",
"edp_phy_pll_vco_div_clk"; "edp_phy_pll_vco_div_clk",
"dptx1_phy_pll_link_clk",
"dptx1_phy_pll_vco_div_clk";
power-domains = <&rpmhpd SC8180X_MMCX>; power-domains = <&rpmhpd SC8180X_MMCX>;
required-opps = <&rpmhpd_opp_low_svs>; required-opps = <&rpmhpd_opp_low_svs>;
#clock-cells = <1>; #clock-cells = <1>;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment