Commit 2c0408dd authored by Alexander Shiyan's avatar Alexander Shiyan Committed by Philipp Zabel

gpu: ipu-v3: Fix i.MX51 CSI control registers offset

The CSI0/CSI1 registers offset is at +0xe030000/+0xe038000 relative
to the control module registers on IPUv3EX.
This patch fixes wrong values for i.MX51 CSI0/CSI1.

Fixes: 2ffd48f2 ("gpu: ipu-v3: Add Camera Sensor Interface unit")
Signed-off-by: default avatarAlexander Shiyan <shc_work@mail.ru>
Signed-off-by: default avatarPhilipp Zabel <p.zabel@pengutronix.de>
parent 4fb873c9
...@@ -898,8 +898,8 @@ static struct ipu_devtype ipu_type_imx51 = { ...@@ -898,8 +898,8 @@ static struct ipu_devtype ipu_type_imx51 = {
.cpmem_ofs = 0x1f000000, .cpmem_ofs = 0x1f000000,
.srm_ofs = 0x1f040000, .srm_ofs = 0x1f040000,
.tpm_ofs = 0x1f060000, .tpm_ofs = 0x1f060000,
.csi0_ofs = 0x1f030000, .csi0_ofs = 0x1e030000,
.csi1_ofs = 0x1f038000, .csi1_ofs = 0x1e038000,
.ic_ofs = 0x1e020000, .ic_ofs = 0x1e020000,
.disp0_ofs = 0x1e040000, .disp0_ofs = 0x1e040000,
.disp1_ofs = 0x1e048000, .disp1_ofs = 0x1e048000,
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment