Commit 38eb1dbb authored by Linus Torvalds's avatar Linus Torvalds

Merge tag 'armsoc-fixes' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc

Pull ARM SoC fixes from Olof Johansson:
 "Here's the usual "low-priority fixes that didn't make it into the last
  few -rcs, with a twist: We had a fixes pull request that I didn't send
  in time to get into 4.0, so we'll send some of them to Greg for
  -stable as well.

  Contents here is as usual not all that controversial:

   - a handful of randconfig fixes from Arnd, in particular for older
     Samsung platforms

   - Exynos fixes, !SMP building, DTS updates for MMC and lid switch

   - Kbuild fix to create output subdirectory for DTB files

   - misc minor fixes for OMAP"

* tag 'armsoc-fixes' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc: (23 commits)
  ARM: at91/dt: sama5d3 xplained: add phy address for macb1
  kbuild: Create directory for target DTB
  ARM: mvebu: Disable CPU Idle on Armada 38x
  ARM: DRA7: Enable Cortex A15 errata 798181
  ARM: dts: am57xx-beagle-x15: Add thermal map to include fan and tmp102
  ARM: dts: DRA7: Add bandgap and related thermal nodes
  bus: ocp2scp: SYNC2 value should be changed to 0x6
  ARM: dts: am4372: Add "ti,am437x-ocp2scp" as compatible string for OCP2SCP
  ARM: OMAP2+: remove superfluous NULL pointer check
  ARM: EXYNOS: Fix build breakage cpuidle on !SMP
  ARM: dts: fix lid and power pin-functions for exynos5250-spring
  ARM: dts: fix mmc node updates for exynos5250-spring
  ARM: OMAP4: remove dead kconfig option OMAP4_ERRATA_I688
  MAINTAINERS: add OMAP defconfigs under OMAP SUPPORT
  ARM: OMAP1: PM: fix some build warnings on 1510-only Kconfigs
  ARM: cns3xxx: don't export static symbol
  ARM: S3C24XX: avoid a Kconfig warning
  ARM: S3C24XX: fix header file inclusions
  ARM: S3C24XX: fix building without PM_SLEEP
  ARM: S3C24XX: use SAMSUNG_WAKEMASK for s3c2416
  ...
parents db4fd9c5 cdaa8cf3
* OMAP OCP2SCP - ocp interface to scp interface * OMAP OCP2SCP - ocp interface to scp interface
properties: properties:
- compatible : Should be "ti,omap-ocp2scp" - compatible : Should be "ti,am437x-ocp2scp" for AM437x processor
Should be "ti,omap-ocp2scp" for all others
- reg : Address and length of the register set for the device - reg : Address and length of the register set for the device
- #address-cells, #size-cells : Must be present if the device has sub-nodes - #address-cells, #size-cells : Must be present if the device has sub-nodes
- ranges : the child address space are mapped 1:1 onto the parent address space - ranges : the child address space are mapped 1:1 onto the parent address space
......
...@@ -7007,6 +7007,8 @@ Q: http://patchwork.kernel.org/project/linux-omap/list/ ...@@ -7007,6 +7007,8 @@ Q: http://patchwork.kernel.org/project/linux-omap/list/
T: git git://git.kernel.org/pub/scm/linux/kernel/git/tmlind/linux-omap.git T: git git://git.kernel.org/pub/scm/linux/kernel/git/tmlind/linux-omap.git
S: Maintained S: Maintained
F: arch/arm/*omap*/ F: arch/arm/*omap*/
F: arch/arm/configs/omap1_defconfig
F: arch/arm/configs/omap2plus_defconfig
F: drivers/i2c/busses/i2c-omap.c F: drivers/i2c/busses/i2c-omap.c
F: drivers/irqchip/irq-omap-intc.c F: drivers/irqchip/irq-omap-intc.c
F: drivers/mfd/*omap*.c F: drivers/mfd/*omap*.c
......
...@@ -796,7 +796,7 @@ am43xx_control_usb2phy2: control-phy@0x44e10628 { ...@@ -796,7 +796,7 @@ am43xx_control_usb2phy2: control-phy@0x44e10628 {
}; };
ocp2scp0: ocp2scp@483a8000 { ocp2scp0: ocp2scp@483a8000 {
compatible = "ti,omap-ocp2scp"; compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ranges; ranges;
...@@ -815,7 +815,7 @@ usb2_phy1: phy@483a8000 { ...@@ -815,7 +815,7 @@ usb2_phy1: phy@483a8000 {
}; };
ocp2scp1: ocp2scp@483e8000 { ocp2scp1: ocp2scp@483e8000 {
compatible = "ti,omap-ocp2scp"; compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ranges; ranges;
......
...@@ -87,6 +87,7 @@ gpio_fan: gpio_fan { ...@@ -87,6 +87,7 @@ gpio_fan: gpio_fan {
gpios = <&tps659038_gpio 1 GPIO_ACTIVE_HIGH>; gpios = <&tps659038_gpio 1 GPIO_ACTIVE_HIGH>;
gpio-fan,speed-map = <0 0>, gpio-fan,speed-map = <0 0>,
<13000 1>; <13000 1>;
#cooling-cells = <2>;
}; };
extcon_usb1: extcon_usb1 { extcon_usb1: extcon_usb1 {
...@@ -442,6 +443,7 @@ tmp102: tmp102@48 { ...@@ -442,6 +443,7 @@ tmp102: tmp102@48 {
pinctrl-0 = <&tmp102_pins_default>; pinctrl-0 = <&tmp102_pins_default>;
interrupt-parent = <&gpio7>; interrupt-parent = <&gpio7>;
interrupts = <16 IRQ_TYPE_LEVEL_LOW>; interrupts = <16 IRQ_TYPE_LEVEL_LOW>;
#thermal-sensor-cells = <1>;
}; };
}; };
...@@ -551,3 +553,50 @@ &usb1 { ...@@ -551,3 +553,50 @@ &usb1 {
&usb2 { &usb2 {
dr_mode = "peripheral"; dr_mode = "peripheral";
}; };
&cpu_trips {
cpu_alert1: cpu_alert1 {
temperature = <50000>; /* millicelsius */
hysteresis = <2000>; /* millicelsius */
type = "active";
};
};
&cpu_cooling_maps {
map1 {
trip = <&cpu_alert1>;
cooling-device = <&gpio_fan THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
};
};
&thermal_zones {
board_thermal: board_thermal {
polling-delay-passive = <1250>; /* milliseconds */
polling-delay = <1500>; /* milliseconds */
/* sensor ID */
thermal-sensors = <&tmp102 0>;
board_trips: trips {
board_alert0: board_alert {
temperature = <40000>; /* millicelsius */
hysteresis = <2000>; /* millicelsius */
type = "active";
};
board_crit: board_crit {
temperature = <105000>; /* millicelsius */
hysteresis = <0>; /* millicelsius */
type = "critical";
};
};
board_cooling_maps: cooling-maps {
map0 {
trip = <&board_alert0>;
cooling-device =
<&gpio_fan THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
};
};
};
};
...@@ -167,7 +167,13 @@ i2c2: i2c@f801c000 { ...@@ -167,7 +167,13 @@ i2c2: i2c@f801c000 {
macb1: ethernet@f802c000 { macb1: ethernet@f802c000 {
phy-mode = "rmii"; phy-mode = "rmii";
#address-cells = <1>;
#size-cells = <0>;
status = "okay"; status = "okay";
ethernet-phy@1 {
reg = <0x1>;
};
}; };
dbgu: serial@ffffee00 { dbgu: serial@ffffee00 {
......
...@@ -185,6 +185,18 @@ pcie2_intc: interrupt-controller { ...@@ -185,6 +185,18 @@ pcie2_intc: interrupt-controller {
}; };
}; };
bandgap: bandgap@4a0021e0 {
reg = <0x4a0021e0 0xc
0x4a00232c 0xc
0x4a002380 0x2c
0x4a0023C0 0x3c
0x4a002564 0x8
0x4a002574 0x50>;
compatible = "ti,dra752-bandgap";
interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
#thermal-sensor-cells = <1>;
};
cm_core_aon: cm_core_aon@4a005000 { cm_core_aon: cm_core_aon@4a005000 {
compatible = "ti,dra7-cm-core-aon"; compatible = "ti,dra7-cm-core-aon";
reg = <0x4a005000 0x2000>; reg = <0x4a005000 0x2000>;
...@@ -1435,6 +1447,17 @@ dcan2: can@481d0000 { ...@@ -1435,6 +1447,17 @@ dcan2: can@481d0000 {
status = "disabled"; status = "disabled";
}; };
}; };
thermal_zones: thermal-zones {
#include "omap4-cpu-thermal.dtsi"
#include "omap5-gpu-thermal.dtsi"
#include "omap5-core-thermal.dtsi"
};
};
&cpu_thermal {
polling-delay = <500>; /* milliseconds */
}; };
/include/ "dra7xx-clocks.dtsi" /include/ "dra7xx-clocks.dtsi"
...@@ -20,6 +20,11 @@ cpu0: cpu@0 { ...@@ -20,6 +20,11 @@ cpu0: cpu@0 {
device_type = "cpu"; device_type = "cpu";
compatible = "arm,cortex-a15"; compatible = "arm,cortex-a15";
reg = <0>; reg = <0>;
/* cooling options */
cooling-min-level = <0>;
cooling-max-level = <2>;
#cooling-cells = <2>; /* min followed by max */
}; };
}; };
......
...@@ -31,6 +31,11 @@ cpu0: cpu@0 { ...@@ -31,6 +31,11 @@ cpu0: cpu@0 {
clock-names = "cpu"; clock-names = "cpu";
clock-latency = <300000>; /* From omap-cpufreq driver */ clock-latency = <300000>; /* From omap-cpufreq driver */
/* cooling options */
cooling-min-level = <0>;
cooling-max-level = <2>;
#cooling-cells = <2>; /* min followed by max */
}; };
cpu@1 { cpu@1 {
device_type = "cpu"; device_type = "cpu";
......
...@@ -429,7 +429,6 @@ &mfc { ...@@ -429,7 +429,6 @@ &mfc {
&mmc_0 { &mmc_0 {
status = "okay"; status = "okay";
num-slots = <1>; num-slots = <1>;
supports-highspeed;
broken-cd; broken-cd;
card-detect-delay = <200>; card-detect-delay = <200>;
samsung,dw-mshc-ciu-div = <3>; samsung,dw-mshc-ciu-div = <3>;
...@@ -437,11 +436,8 @@ &mmc_0 { ...@@ -437,11 +436,8 @@ &mmc_0 {
samsung,dw-mshc-ddr-timing = <1 2>; samsung,dw-mshc-ddr-timing = <1 2>;
pinctrl-names = "default"; pinctrl-names = "default";
pinctrl-0 = <&sd0_clk &sd0_cmd &sd0_cd &sd0_bus4 &sd0_bus8>; pinctrl-0 = <&sd0_clk &sd0_cmd &sd0_cd &sd0_bus4 &sd0_bus8>;
slot@0 {
reg = <0>;
bus-width = <8>; bus-width = <8>;
}; cap-mmc-highspeed;
}; };
/* /*
...@@ -451,7 +447,6 @@ slot@0 { ...@@ -451,7 +447,6 @@ slot@0 {
&mmc_1 { &mmc_1 {
status = "okay"; status = "okay";
num-slots = <1>; num-slots = <1>;
supports-highspeed;
broken-cd; broken-cd;
card-detect-delay = <200>; card-detect-delay = <200>;
samsung,dw-mshc-ciu-div = <3>; samsung,dw-mshc-ciu-div = <3>;
...@@ -459,11 +454,8 @@ &mmc_1 { ...@@ -459,11 +454,8 @@ &mmc_1 {
samsung,dw-mshc-ddr-timing = <1 2>; samsung,dw-mshc-ddr-timing = <1 2>;
pinctrl-names = "default"; pinctrl-names = "default";
pinctrl-0 = <&sd1_clk &sd1_cmd &sd1_cd &sd1_bus4>; pinctrl-0 = <&sd1_clk &sd1_cmd &sd1_cd &sd1_bus4>;
slot@0 {
reg = <0>;
bus-width = <4>; bus-width = <4>;
}; cap-sd-highspeed;
}; };
&pinctrl_0 { &pinctrl_0 {
...@@ -490,7 +482,7 @@ trackpad_irq: trackpad-irq { ...@@ -490,7 +482,7 @@ trackpad_irq: trackpad-irq {
power_key_irq: power-key-irq { power_key_irq: power-key-irq {
samsung,pins = "gpx1-3"; samsung,pins = "gpx1-3";
samsung,pin-function = <0>; samsung,pin-function = <0xf>;
samsung,pin-pud = <0>; samsung,pin-pud = <0>;
samsung,pin-drv = <0>; samsung,pin-drv = <0>;
}; };
...@@ -518,7 +510,7 @@ s5m8767_irq: s5m8767-irq { ...@@ -518,7 +510,7 @@ s5m8767_irq: s5m8767-irq {
lid_irq: lid-irq { lid_irq: lid-irq {
samsung,pins = "gpx3-5"; samsung,pins = "gpx3-5";
samsung,pin-function = <0>; samsung,pin-function = <0xf>;
samsung,pin-pud = <0>; samsung,pin-pud = <0>;
samsung,pin-drv = <0>; samsung,pin-drv = <0>;
}; };
......
...@@ -18,7 +18,7 @@ cpu_thermal: cpu_thermal { ...@@ -18,7 +18,7 @@ cpu_thermal: cpu_thermal {
/* sensor ID */ /* sensor ID */
thermal-sensors = <&bandgap 0>; thermal-sensors = <&bandgap 0>;
trips { cpu_trips: trips {
cpu_alert0: cpu_alert { cpu_alert0: cpu_alert {
temperature = <100000>; /* millicelsius */ temperature = <100000>; /* millicelsius */
hysteresis = <2000>; /* millicelsius */ hysteresis = <2000>; /* millicelsius */
...@@ -31,7 +31,7 @@ cpu_crit: cpu_crit { ...@@ -31,7 +31,7 @@ cpu_crit: cpu_crit {
}; };
}; };
cooling-maps { cpu_cooling_maps: cooling-maps {
map0 { map0 {
trip = <&cpu_alert0>; trip = <&cpu_alert0>;
cooling-device = cooling-device =
......
...@@ -73,7 +73,6 @@ static void cns3xxx_pwr_soft_rst_force(unsigned int block) ...@@ -73,7 +73,6 @@ static void cns3xxx_pwr_soft_rst_force(unsigned int block)
__raw_writel(reg, PM_SOFT_RST_REG); __raw_writel(reg, PM_SOFT_RST_REG);
} }
EXPORT_SYMBOL(cns3xxx_pwr_soft_rst_force);
void cns3xxx_pwr_soft_rst(unsigned int block) void cns3xxx_pwr_soft_rst(unsigned int block)
{ {
......
...@@ -206,7 +206,7 @@ static void __init exynos_dt_machine_init(void) ...@@ -206,7 +206,7 @@ static void __init exynos_dt_machine_init(void)
if (!IS_ENABLED(CONFIG_SMP)) if (!IS_ENABLED(CONFIG_SMP))
exynos_sysram_init(); exynos_sysram_init();
#ifdef CONFIG_ARM_EXYNOS_CPUIDLE #if defined(CONFIG_SMP) && defined(CONFIG_ARM_EXYNOS_CPUIDLE)
if (of_machine_is_compatible("samsung,exynos4210")) if (of_machine_is_compatible("samsung,exynos4210"))
exynos_cpuidle.dev.platform_data = &cpuidle_coupled_exynos_data; exynos_cpuidle.dev.platform_data = &cpuidle_coupled_exynos_data;
#endif #endif
......
...@@ -181,6 +181,7 @@ void exynos_enter_aftr(void) ...@@ -181,6 +181,7 @@ void exynos_enter_aftr(void)
cpu_pm_exit(); cpu_pm_exit();
} }
#if defined(CONFIG_SMP) && defined(CONFIG_ARM_EXYNOS_CPUIDLE)
static atomic_t cpu1_wakeup = ATOMIC_INIT(0); static atomic_t cpu1_wakeup = ATOMIC_INIT(0);
static int exynos_cpu0_enter_aftr(void) static int exynos_cpu0_enter_aftr(void)
...@@ -302,3 +303,4 @@ struct cpuidle_exynos_data cpuidle_coupled_exynos_data = { ...@@ -302,3 +303,4 @@ struct cpuidle_exynos_data cpuidle_coupled_exynos_data = {
.pre_enter_aftr = exynos_pre_enter_aftr, .pre_enter_aftr = exynos_pre_enter_aftr,
.post_enter_aftr = exynos_post_enter_aftr, .post_enter_aftr = exynos_post_enter_aftr,
}; };
#endif /* CONFIG_SMP && CONFIG_ARM_EXYNOS_CPUIDLE */
...@@ -415,6 +415,9 @@ static __init int armada_38x_cpuidle_init(void) ...@@ -415,6 +415,9 @@ static __init int armada_38x_cpuidle_init(void)
void __iomem *mpsoc_base; void __iomem *mpsoc_base;
u32 reg; u32 reg;
pr_warn("CPU idle is currently broken on Armada 38x: disabling");
return 0;
np = of_find_compatible_node(NULL, NULL, np = of_find_compatible_node(NULL, NULL,
"marvell,armada-380-coherency-fabric"); "marvell,armada-380-coherency-fabric");
if (!np) if (!np)
...@@ -476,6 +479,16 @@ static int __init mvebu_v7_cpu_pm_init(void) ...@@ -476,6 +479,16 @@ static int __init mvebu_v7_cpu_pm_init(void)
return 0; return 0;
of_node_put(np); of_node_put(np);
/*
* Currently the CPU idle support for Armada 38x is broken, as
* the CPU hotplug uses some of the CPU idle functions it is
* broken too, so let's disable it
*/
if (of_machine_is_compatible("marvell,armada380")) {
cpu_hotplug_disable();
pr_warn("CPU hotplug support is currently broken on Armada 38x: disabling");
}
if (of_machine_is_compatible("marvell,armadaxp")) if (of_machine_is_compatible("marvell,armadaxp"))
ret = armada_xp_cpuidle_init(); ret = armada_xp_cpuidle_init();
else if (of_machine_is_compatible("marvell,armada370")) else if (of_machine_is_compatible("marvell,armada370"))
...@@ -489,6 +502,7 @@ static int __init mvebu_v7_cpu_pm_init(void) ...@@ -489,6 +502,7 @@ static int __init mvebu_v7_cpu_pm_init(void)
return ret; return ret;
mvebu_v7_pmsu_enable_l2_powerdown_onidle(); mvebu_v7_pmsu_enable_l2_powerdown_onidle();
if (mvebu_v7_cpuidle_device.name)
platform_device_register(&mvebu_v7_cpuidle_device); platform_device_register(&mvebu_v7_cpuidle_device);
cpu_pm_register_notifier(&mvebu_v7_cpu_pm_notifier); cpu_pm_register_notifier(&mvebu_v7_cpu_pm_notifier);
......
...@@ -71,13 +71,7 @@ static unsigned int mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_SIZE]; ...@@ -71,13 +71,7 @@ static unsigned int mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_SIZE];
static unsigned int mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_SIZE]; static unsigned int mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_SIZE];
static unsigned int mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_SIZE]; static unsigned int mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_SIZE];
#ifndef CONFIG_OMAP_32K_TIMER static unsigned short enable_dyn_sleep;
static unsigned short enable_dyn_sleep = 0;
#else
static unsigned short enable_dyn_sleep = 1;
static ssize_t idle_show(struct kobject *kobj, struct kobj_attribute *attr, static ssize_t idle_show(struct kobject *kobj, struct kobj_attribute *attr,
char *buf) char *buf)
...@@ -90,8 +84,9 @@ static ssize_t idle_store(struct kobject *kobj, struct kobj_attribute *attr, ...@@ -90,8 +84,9 @@ static ssize_t idle_store(struct kobject *kobj, struct kobj_attribute *attr,
{ {
unsigned short value; unsigned short value;
if (sscanf(buf, "%hu", &value) != 1 || if (sscanf(buf, "%hu", &value) != 1 ||
(value != 0 && value != 1)) { (value != 0 && value != 1) ||
printk(KERN_ERR "idle_sleep_store: Invalid value\n"); (value != 0 && !IS_ENABLED(CONFIG_OMAP_32K_TIMER))) {
pr_err("idle_sleep_store: Invalid value\n");
return -EINVAL; return -EINVAL;
} }
enable_dyn_sleep = value; enable_dyn_sleep = value;
...@@ -101,7 +96,6 @@ static ssize_t idle_store(struct kobject *kobj, struct kobj_attribute *attr, ...@@ -101,7 +96,6 @@ static ssize_t idle_store(struct kobject *kobj, struct kobj_attribute *attr,
static struct kobj_attribute sleep_while_idle_attr = static struct kobj_attribute sleep_while_idle_attr =
__ATTR(sleep_while_idle, 0644, idle_show, idle_store); __ATTR(sleep_while_idle, 0644, idle_show, idle_store);
#endif
static void (*omap_sram_suspend)(unsigned long r0, unsigned long r1) = NULL; static void (*omap_sram_suspend)(unsigned long r0, unsigned long r1) = NULL;
...@@ -115,16 +109,11 @@ void omap1_pm_idle(void) ...@@ -115,16 +109,11 @@ void omap1_pm_idle(void)
{ {
extern __u32 arm_idlect1_mask; extern __u32 arm_idlect1_mask;
__u32 use_idlect1 = arm_idlect1_mask; __u32 use_idlect1 = arm_idlect1_mask;
int do_sleep = 0;
local_fiq_disable(); local_fiq_disable();
#if defined(CONFIG_OMAP_MPU_TIMER) && !defined(CONFIG_OMAP_DM_TIMER) #if defined(CONFIG_OMAP_MPU_TIMER) && !defined(CONFIG_OMAP_DM_TIMER)
#warning Enable 32kHz OS timer in order to allow sleep states in idle
use_idlect1 = use_idlect1 & ~(1 << 9); use_idlect1 = use_idlect1 & ~(1 << 9);
#else
if (enable_dyn_sleep)
do_sleep = 1;
#endif #endif
#ifdef CONFIG_OMAP_DM_TIMER #ifdef CONFIG_OMAP_DM_TIMER
...@@ -134,10 +123,12 @@ void omap1_pm_idle(void) ...@@ -134,10 +123,12 @@ void omap1_pm_idle(void)
if (omap_dma_running()) if (omap_dma_running())
use_idlect1 &= ~(1 << 6); use_idlect1 &= ~(1 << 6);
/* We should be able to remove the do_sleep variable and multiple /*
* We should be able to remove the do_sleep variable and multiple
* tests above as soon as drivers, timer and DMA code have been fixed. * tests above as soon as drivers, timer and DMA code have been fixed.
* Even the sleep block count should become obsolete. */ * Even the sleep block count should become obsolete.
if ((use_idlect1 != ~0) || !do_sleep) { */
if ((use_idlect1 != ~0) || !enable_dyn_sleep) {
__u32 saved_idlect1 = omap_readl(ARM_IDLECT1); __u32 saved_idlect1 = omap_readl(ARM_IDLECT1);
if (cpu_is_omap15xx()) if (cpu_is_omap15xx())
...@@ -635,15 +626,25 @@ static const struct platform_suspend_ops omap_pm_ops = { ...@@ -635,15 +626,25 @@ static const struct platform_suspend_ops omap_pm_ops = {
static int __init omap_pm_init(void) static int __init omap_pm_init(void)
{ {
int error = 0;
#ifdef CONFIG_OMAP_32K_TIMER
int error;
#endif
if (!cpu_class_is_omap1()) if (!cpu_class_is_omap1())
return -ENODEV; return -ENODEV;
printk("Power Management for TI OMAP.\n"); pr_info("Power Management for TI OMAP.\n");
if (!IS_ENABLED(CONFIG_OMAP_32K_TIMER))
pr_info("OMAP1 PM: sleep states in idle disabled due to no 32KiHz timer\n");
if (!IS_ENABLED(CONFIG_OMAP_DM_TIMER))
pr_info("OMAP1 PM: sleep states in idle disabled due to no DMTIMER support\n");
if (IS_ENABLED(CONFIG_OMAP_32K_TIMER) &&
IS_ENABLED(CONFIG_OMAP_DM_TIMER)) {
/* OMAP16xx only */
pr_info("OMAP1 PM: sleep states in idle enabled\n");
enable_dyn_sleep = 1;
}
/* /*
* We copy the assembler sleep/wakeup routines to SRAM. * We copy the assembler sleep/wakeup routines to SRAM.
...@@ -693,17 +694,15 @@ static int __init omap_pm_init(void) ...@@ -693,17 +694,15 @@ static int __init omap_pm_init(void)
omap_pm_init_debugfs(); omap_pm_init_debugfs();
#endif #endif
#ifdef CONFIG_OMAP_32K_TIMER
error = sysfs_create_file(power_kobj, &sleep_while_idle_attr.attr); error = sysfs_create_file(power_kobj, &sleep_while_idle_attr.attr);
if (error) if (error)
printk(KERN_ERR "sysfs_create_file failed: %d\n", error); printk(KERN_ERR "sysfs_create_file failed: %d\n", error);
#endif
if (cpu_is_omap16xx()) { if (cpu_is_omap16xx()) {
/* configure LOW_PWR pin */ /* configure LOW_PWR pin */
omap_cfg_reg(T20_1610_LOW_PWR); omap_cfg_reg(T20_1610_LOW_PWR);
} }
return 0; return error;
} }
__initcall(omap_pm_init); __initcall(omap_pm_init);
...@@ -69,6 +69,7 @@ config SOC_DRA7XX ...@@ -69,6 +69,7 @@ config SOC_DRA7XX
select ARM_GIC select ARM_GIC
select HAVE_ARM_ARCH_TIMER select HAVE_ARM_ARCH_TIMER
select IRQ_CROSSBAR select IRQ_CROSSBAR
select ARM_ERRATA_798181 if SMP
config ARCH_OMAP2PLUS config ARCH_OMAP2PLUS
bool bool
...@@ -278,27 +279,6 @@ config OMAP3_SDRC_AC_TIMING ...@@ -278,27 +279,6 @@ config OMAP3_SDRC_AC_TIMING
wish to say no. Selecting yes without understanding what is wish to say no. Selecting yes without understanding what is
going on could result in system crashes; going on could result in system crashes;
config OMAP4_ERRATA_I688
bool "OMAP4 errata: Async Bridge Corruption"
depends on (ARCH_OMAP4 || SOC_OMAP5) && !ARCH_MULTIPLATFORM
select ARCH_HAS_BARRIERS
help
If a data is stalled inside asynchronous bridge because of back
pressure, it may be accepted multiple times, creating pointer
misalignment that will corrupt next transfers on that data path
until next reset of the system (No recovery procedure once the
issue is hit, the path remains consistently broken). Async bridge
can be found on path between MPU to EMIF and MPU to L3 interconnect.
This situation can happen only when the idle is initiated by a
Master Request Disconnection (which is trigged by software when
executing WFI on CPU).
The work-around for this errata needs all the initiators connected
through async bridge must ensure that data path is properly drained
before issuing WFI. This condition will be met if one Strongly ordered
access is performed to the target right before executing the WFI.
In MPU case, L3 T2ASYNC FIFO and DDR T2ASYNC FIFO needs to be drained.
IO barrier ensure that there is no synchronisation loss on initiators
operating on both interconnect port simultaneously.
endmenu endmenu
endif endif
......
...@@ -30,5 +30,4 @@ int __weak omap_secure_ram_reserve_memblock(void) ...@@ -30,5 +30,4 @@ int __weak omap_secure_ram_reserve_memblock(void)
void __init omap_reserve(void) void __init omap_reserve(void)
{ {
omap_secure_ram_reserve_memblock(); omap_secure_ram_reserve_memblock();
omap_barrier_reserve_memblock();
} }
...@@ -200,9 +200,6 @@ void __init omap4_map_io(void); ...@@ -200,9 +200,6 @@ void __init omap4_map_io(void);
void __init omap5_map_io(void); void __init omap5_map_io(void);
void __init ti81xx_map_io(void); void __init ti81xx_map_io(void);
/* omap_barriers_init() is OMAP4 only */
void omap_barriers_init(void);
/** /**
* omap_test_timeout - busy-loop, testing a condition * omap_test_timeout - busy-loop, testing a condition
* @cond: condition to test until it evaluates to true * @cond: condition to test until it evaluates to true
......
...@@ -306,7 +306,6 @@ void __init am33xx_map_io(void) ...@@ -306,7 +306,6 @@ void __init am33xx_map_io(void)
void __init omap4_map_io(void) void __init omap4_map_io(void)
{ {
iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
omap_barriers_init();
} }
#endif #endif
...@@ -314,7 +313,6 @@ void __init omap4_map_io(void) ...@@ -314,7 +313,6 @@ void __init omap4_map_io(void)
void __init omap5_map_io(void) void __init omap5_map_io(void)
{ {
iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc)); iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
omap_barriers_init();
} }
#endif #endif
/* /*
......
...@@ -1053,7 +1053,7 @@ static void __init omap_mux_init_list(struct omap_mux_partition *partition, ...@@ -1053,7 +1053,7 @@ static void __init omap_mux_init_list(struct omap_mux_partition *partition,
struct omap_mux *entry; struct omap_mux *entry;
#ifdef CONFIG_OMAP_MUX #ifdef CONFIG_OMAP_MUX
if (!superset->muxnames || !superset->muxnames[0]) { if (!superset->muxnames[0]) {
superset++; superset++;
continue; continue;
} }
......
...@@ -70,13 +70,6 @@ extern u32 rx51_secure_dispatcher(u32 idx, u32 process, u32 flag, u32 nargs, ...@@ -70,13 +70,6 @@ extern u32 rx51_secure_dispatcher(u32 idx, u32 process, u32 flag, u32 nargs,
extern u32 rx51_secure_update_aux_cr(u32 set_bits, u32 clear_bits); extern u32 rx51_secure_update_aux_cr(u32 set_bits, u32 clear_bits);
extern u32 rx51_secure_rng_call(u32 ptr, u32 count, u32 flag); extern u32 rx51_secure_rng_call(u32 ptr, u32 count, u32 flag);
#ifdef CONFIG_OMAP4_ERRATA_I688
extern int omap_barrier_reserve_memblock(void);
#else
static inline void omap_barrier_reserve_memblock(void)
{ }
#endif
#ifdef CONFIG_SOC_HAS_REALTIME_COUNTER #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
void set_cntfreq(void); void set_cntfreq(void);
#else #else
......
...@@ -51,75 +51,6 @@ static void __iomem *twd_base; ...@@ -51,75 +51,6 @@ static void __iomem *twd_base;
#define IRQ_LOCALTIMER 29 #define IRQ_LOCALTIMER 29
#ifdef CONFIG_OMAP4_ERRATA_I688
/* Used to implement memory barrier on DRAM path */
#define OMAP4_DRAM_BARRIER_VA 0xfe600000
void __iomem *dram_sync, *sram_sync;
static phys_addr_t paddr;
static u32 size;
void omap_bus_sync(void)
{
if (dram_sync && sram_sync) {
writel_relaxed(readl_relaxed(dram_sync), dram_sync);
writel_relaxed(readl_relaxed(sram_sync), sram_sync);
isb();
}
}
EXPORT_SYMBOL(omap_bus_sync);
static int __init omap4_sram_init(void)
{
struct device_node *np;
struct gen_pool *sram_pool;
np = of_find_compatible_node(NULL, NULL, "ti,omap4-mpu");
if (!np)
pr_warn("%s:Unable to allocate sram needed to handle errata I688\n",
__func__);
sram_pool = of_get_named_gen_pool(np, "sram", 0);
if (!sram_pool)
pr_warn("%s:Unable to get sram pool needed to handle errata I688\n",
__func__);
else
sram_sync = (void *)gen_pool_alloc(sram_pool, PAGE_SIZE);
return 0;
}
omap_arch_initcall(omap4_sram_init);
/* Steal one page physical memory for barrier implementation */
int __init omap_barrier_reserve_memblock(void)
{
size = ALIGN(PAGE_SIZE, SZ_1M);
paddr = arm_memblock_steal(size, SZ_1M);
return 0;
}
void __init omap_barriers_init(void)
{
struct map_desc dram_io_desc[1];
dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
dram_io_desc[0].pfn = __phys_to_pfn(paddr);
dram_io_desc[0].length = size;
dram_io_desc[0].type = MT_MEMORY_RW_SO;
iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
dram_sync = (void __iomem *) dram_io_desc[0].virtual;
pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
(long long) paddr, dram_io_desc[0].virtual);
}
#else
void __init omap_barriers_init(void)
{}
#endif
void gic_dist_disable(void) void gic_dist_disable(void)
{ {
if (gic_dist_base_addr) if (gic_dist_base_addr)
......
...@@ -333,11 +333,9 @@ ENDPROC(omap4_cpu_resume) ...@@ -333,11 +333,9 @@ ENDPROC(omap4_cpu_resume)
#endif /* defined(CONFIG_SMP) && defined(CONFIG_PM) */ #endif /* defined(CONFIG_SMP) && defined(CONFIG_PM) */
#ifndef CONFIG_OMAP4_ERRATA_I688
ENTRY(omap_bus_sync) ENTRY(omap_bus_sync)
ret lr ret lr
ENDPROC(omap_bus_sync) ENDPROC(omap_bus_sync)
#endif
ENTRY(omap_do_wfi) ENTRY(omap_do_wfi)
stmfd sp!, {lr} stmfd sp!, {lr}
......
...@@ -39,14 +39,14 @@ config CPU_S3C2412 ...@@ -39,14 +39,14 @@ config CPU_S3C2412
bool "SAMSUNG S3C2412" bool "SAMSUNG S3C2412"
select CPU_ARM926T select CPU_ARM926T
select S3C2412_COMMON_CLK select S3C2412_COMMON_CLK
select S3C2412_PM if PM select S3C2412_PM if PM_SLEEP
help help
Support for the S3C2412 and S3C2413 SoCs from the S3C24XX line Support for the S3C2412 and S3C2413 SoCs from the S3C24XX line
config CPU_S3C2416 config CPU_S3C2416
bool "SAMSUNG S3C2416/S3C2450" bool "SAMSUNG S3C2416/S3C2450"
select CPU_ARM926T select CPU_ARM926T
select S3C2416_PM if PM select S3C2416_PM if PM_SLEEP
select S3C2443_COMMON_CLK select S3C2443_COMMON_CLK
help help
Support for the S3C2416 SoC from the S3C24XX line Support for the S3C2416 SoC from the S3C24XX line
...@@ -55,7 +55,7 @@ config CPU_S3C2440 ...@@ -55,7 +55,7 @@ config CPU_S3C2440
bool "SAMSUNG S3C2440" bool "SAMSUNG S3C2440"
select CPU_ARM920T select CPU_ARM920T
select S3C2410_COMMON_CLK select S3C2410_COMMON_CLK
select S3C2410_PM if PM select S3C2410_PM if PM_SLEEP
help help
Support for S3C2440 Samsung Mobile CPU based systems. Support for S3C2440 Samsung Mobile CPU based systems.
...@@ -63,7 +63,7 @@ config CPU_S3C2442 ...@@ -63,7 +63,7 @@ config CPU_S3C2442
bool "SAMSUNG S3C2442" bool "SAMSUNG S3C2442"
select CPU_ARM920T select CPU_ARM920T
select S3C2410_COMMON_CLK select S3C2410_COMMON_CLK
select S3C2410_PM if PM select S3C2410_PM if PM_SLEEP
help help
Support for S3C2442 Samsung Mobile CPU based systems. Support for S3C2442 Samsung Mobile CPU based systems.
...@@ -228,11 +228,6 @@ config H1940BT ...@@ -228,11 +228,6 @@ config H1940BT
This is a simple driver that is able to control This is a simple driver that is able to control
the state of built in bluetooth chip on h1940. the state of built in bluetooth chip on h1940.
config PM_H1940
bool
help
Internal node for H1940 and related PM
config MACH_N30 config MACH_N30
bool "Acer N30 family" bool "Acer N30 family"
select S3C_DEV_NAND select S3C_DEV_NAND
...@@ -362,6 +357,7 @@ if CPU_S3C2416 ...@@ -362,6 +357,7 @@ if CPU_S3C2416
config S3C2416_PM config S3C2416_PM
bool bool
select S3C2412_PM_SLEEP select S3C2412_PM_SLEEP
select SAMSUNG_WAKEMASK
help help
Internal config node to apply S3C2416 power management Internal config node to apply S3C2416 power management
...@@ -584,6 +580,11 @@ config MACH_SMDK2443 ...@@ -584,6 +580,11 @@ config MACH_SMDK2443
endif # CPU_S3C2443 endif # CPU_S3C2443
config PM_H1940
bool
help
Internal node for H1940 and related PM
endmenu # SAMSUNG S3C24XX SoCs Support endmenu # SAMSUNG S3C24XX SoCs Support
endif # ARCH_S3C24XX endif # ARCH_S3C24XX
...@@ -32,7 +32,8 @@ obj-$(CONFIG_CPU_S3C2443) += s3c2443.o ...@@ -32,7 +32,8 @@ obj-$(CONFIG_CPU_S3C2443) += s3c2443.o
# PM # PM
obj-$(CONFIG_PM) += pm.o irq-pm.o sleep.o obj-$(CONFIG_PM) += pm.o
obj-$(CONFIG_PM_SLEEP) += irq-pm.o sleep.o
# common code # common code
......
...@@ -10,6 +10,11 @@ ...@@ -10,6 +10,11 @@
* it under the terms of the GNU General Public License version 2 as * it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation. * published by the Free Software Foundation.
*/ */
#include <linux/delay.h>
#include <linux/io.h>
#include "regs-clock.h"
#include "regs-irq.h"
static inline void s3c_pm_debug_init_uart(void) static inline void s3c_pm_debug_init_uart(void)
{ {
...@@ -42,8 +47,23 @@ static inline void s3c_pm_arch_stop_clocks(void) ...@@ -42,8 +47,23 @@ static inline void s3c_pm_arch_stop_clocks(void)
__raw_writel(0x00, S3C2410_CLKCON); /* turn off clocks over sleep */ __raw_writel(0x00, S3C2410_CLKCON); /* turn off clocks over sleep */
} }
static void s3c_pm_show_resume_irqs(int start, unsigned long which, /* s3c2410_pm_show_resume_irqs
unsigned long mask); *
* print any IRQs asserted at resume time (ie, we woke from)
*/
static inline void s3c_pm_show_resume_irqs(int start, unsigned long which,
unsigned long mask)
{
int i;
which &= ~mask;
for (i = 0; i <= 31; i++) {
if (which & (1L<<i)) {
S3C_PMDBG("IRQ %d asserted at resume\n", start+i);
}
}
}
static inline void s3c_pm_arch_show_resume_irqs(void) static inline void s3c_pm_arch_show_resume_irqs(void)
{ {
......
...@@ -23,6 +23,7 @@ ...@@ -23,6 +23,7 @@
#include "s3c2412-power.h" #include "s3c2412-power.h"
#ifdef CONFIG_PM_SLEEP
extern void s3c2412_sleep_enter(void); extern void s3c2412_sleep_enter(void);
static int s3c2416_cpu_suspend(unsigned long arg) static int s3c2416_cpu_suspend(unsigned long arg)
...@@ -70,7 +71,7 @@ static __init int s3c2416_pm_init(void) ...@@ -70,7 +71,7 @@ static __init int s3c2416_pm_init(void)
} }
arch_initcall(s3c2416_pm_init); arch_initcall(s3c2416_pm_init);
#endif
static void s3c2416_pm_resume(void) static void s3c2416_pm_resume(void)
{ {
......
...@@ -50,6 +50,7 @@ ...@@ -50,6 +50,7 @@
#define PFX "s3c24xx-pm: " #define PFX "s3c24xx-pm: "
#ifdef CONFIG_PM_SLEEP
static struct sleep_save core_save[] = { static struct sleep_save core_save[] = {
/* we restore the timings here, with the proviso that the board /* we restore the timings here, with the proviso that the board
* brings the system up in an slower, or equal frequency setting * brings the system up in an slower, or equal frequency setting
...@@ -67,6 +68,7 @@ static struct sleep_save core_save[] = { ...@@ -67,6 +68,7 @@ static struct sleep_save core_save[] = {
SAVE_ITEM(S3C2410_BANKCON4), SAVE_ITEM(S3C2410_BANKCON4),
SAVE_ITEM(S3C2410_BANKCON5), SAVE_ITEM(S3C2410_BANKCON5),
}; };
#endif
/* s3c_pm_check_resume_pin /* s3c_pm_check_resume_pin
* *
...@@ -121,7 +123,7 @@ void s3c_pm_configure_extint(void) ...@@ -121,7 +123,7 @@ void s3c_pm_configure_extint(void)
} }
} }
#ifdef CONFIG_PM_SLEEP
void s3c_pm_restore_core(void) void s3c_pm_restore_core(void)
{ {
s3c_pm_do_restore_core(core_save, ARRAY_SIZE(core_save)); s3c_pm_do_restore_core(core_save, ARRAY_SIZE(core_save));
...@@ -131,4 +133,4 @@ void s3c_pm_save_core(void) ...@@ -131,4 +133,4 @@ void s3c_pm_save_core(void)
{ {
s3c_pm_do_save(core_save, ARRAY_SIZE(core_save)); s3c_pm_do_save(core_save, ARRAY_SIZE(core_save));
} }
#endif
...@@ -121,7 +121,7 @@ int __init s3c2410_init(void) ...@@ -121,7 +121,7 @@ int __init s3c2410_init(void)
{ {
printk("S3C2410: Initialising architecture\n"); printk("S3C2410: Initialising architecture\n");
#ifdef CONFIG_PM #ifdef CONFIG_PM_SLEEP
register_syscore_ops(&s3c2410_pm_syscore_ops); register_syscore_ops(&s3c2410_pm_syscore_ops);
register_syscore_ops(&s3c24xx_irq_syscore_ops); register_syscore_ops(&s3c24xx_irq_syscore_ops);
#endif #endif
......
...@@ -172,7 +172,7 @@ int __init s3c2412_init(void) ...@@ -172,7 +172,7 @@ int __init s3c2412_init(void)
{ {
printk("S3C2412: Initialising architecture\n"); printk("S3C2412: Initialising architecture\n");
#ifdef CONFIG_PM #ifdef CONFIG_PM_SLEEP
register_syscore_ops(&s3c2412_pm_syscore_ops); register_syscore_ops(&s3c2412_pm_syscore_ops);
register_syscore_ops(&s3c24xx_irq_syscore_ops); register_syscore_ops(&s3c24xx_irq_syscore_ops);
#endif #endif
......
...@@ -98,7 +98,7 @@ int __init s3c2416_init(void) ...@@ -98,7 +98,7 @@ int __init s3c2416_init(void)
s3c_adc_setname("s3c2416-adc"); s3c_adc_setname("s3c2416-adc");
s3c_rtc_setname("s3c2416-rtc"); s3c_rtc_setname("s3c2416-rtc");
#ifdef CONFIG_PM #ifdef CONFIG_PM_SLEEP
register_syscore_ops(&s3c2416_pm_syscore_ops); register_syscore_ops(&s3c2416_pm_syscore_ops);
register_syscore_ops(&s3c24xx_irq_syscore_ops); register_syscore_ops(&s3c24xx_irq_syscore_ops);
register_syscore_ops(&s3c2416_irq_syscore_ops); register_syscore_ops(&s3c2416_irq_syscore_ops);
......
...@@ -57,11 +57,11 @@ int __init s3c2440_init(void) ...@@ -57,11 +57,11 @@ int __init s3c2440_init(void)
/* register suspend/resume handlers */ /* register suspend/resume handlers */
#ifdef CONFIG_PM #ifdef CONFIG_PM_SLEEP
register_syscore_ops(&s3c2410_pm_syscore_ops); register_syscore_ops(&s3c2410_pm_syscore_ops);
register_syscore_ops(&s3c24xx_irq_syscore_ops); register_syscore_ops(&s3c24xx_irq_syscore_ops);
#endif
register_syscore_ops(&s3c244x_pm_syscore_ops); register_syscore_ops(&s3c244x_pm_syscore_ops);
#endif
/* register our system device for everything else */ /* register our system device for everything else */
......
...@@ -60,11 +60,11 @@ int __init s3c2442_init(void) ...@@ -60,11 +60,11 @@ int __init s3c2442_init(void)
{ {
printk("S3C2442: Initialising architecture\n"); printk("S3C2442: Initialising architecture\n");
#ifdef CONFIG_PM #ifdef CONFIG_PM_SLEEP
register_syscore_ops(&s3c2410_pm_syscore_ops); register_syscore_ops(&s3c2410_pm_syscore_ops);
register_syscore_ops(&s3c24xx_irq_syscore_ops); register_syscore_ops(&s3c24xx_irq_syscore_ops);
#endif
register_syscore_ops(&s3c244x_pm_syscore_ops); register_syscore_ops(&s3c244x_pm_syscore_ops);
#endif
return device_register(&s3c2442_dev); return device_register(&s3c2442_dev);
} }
......
...@@ -108,7 +108,7 @@ static int __init s3c2442_core_init(void) ...@@ -108,7 +108,7 @@ static int __init s3c2442_core_init(void)
core_initcall(s3c2442_core_init); core_initcall(s3c2442_core_init);
#ifdef CONFIG_PM #ifdef CONFIG_PM_SLEEP
static struct sleep_save s3c244x_sleep[] = { static struct sleep_save s3c244x_sleep[] = {
SAVE_ITEM(S3C2440_DSC0), SAVE_ITEM(S3C2440_DSC0),
SAVE_ITEM(S3C2440_DSC1), SAVE_ITEM(S3C2440_DSC1),
...@@ -127,12 +127,9 @@ static void s3c244x_resume(void) ...@@ -127,12 +127,9 @@ static void s3c244x_resume(void)
{ {
s3c_pm_do_restore(s3c244x_sleep, ARRAY_SIZE(s3c244x_sleep)); s3c_pm_do_restore(s3c244x_sleep, ARRAY_SIZE(s3c244x_sleep));
} }
#else
#define s3c244x_suspend NULL
#define s3c244x_resume NULL
#endif
struct syscore_ops s3c244x_pm_syscore_ops = { struct syscore_ops s3c244x_pm_syscore_ops = {
.suspend = s3c244x_suspend, .suspend = s3c244x_suspend,
.resume = s3c244x_resume, .resume = s3c244x_resume,
}; };
#endif
...@@ -189,6 +189,7 @@ endchoice ...@@ -189,6 +189,7 @@ endchoice
config SMDK6410_WM1190_EV1 config SMDK6410_WM1190_EV1
bool "Support Wolfson Microelectronics 1190-EV1 PMIC card" bool "Support Wolfson Microelectronics 1190-EV1 PMIC card"
depends on MACH_SMDK6410 depends on MACH_SMDK6410
depends on I2C=y
select MFD_WM8350_I2C select MFD_WM8350_I2C
select REGULATOR select REGULATOR
select REGULATOR_WM8350 select REGULATOR_WM8350
...@@ -203,6 +204,7 @@ config SMDK6410_WM1190_EV1 ...@@ -203,6 +204,7 @@ config SMDK6410_WM1190_EV1
config SMDK6410_WM1192_EV1 config SMDK6410_WM1192_EV1
bool "Support Wolfson Microelectronics 1192-EV1 PMIC card" bool "Support Wolfson Microelectronics 1192-EV1 PMIC card"
depends on MACH_SMDK6410 depends on MACH_SMDK6410
depends on I2C=y
select MFD_WM831X select MFD_WM831X
select MFD_WM831X_I2C select MFD_WM831X_I2C
select REGULATOR select REGULATOR
...@@ -269,8 +271,8 @@ config MACH_SMARTQ7 ...@@ -269,8 +271,8 @@ config MACH_SMARTQ7
config MACH_WLF_CRAGG_6410 config MACH_WLF_CRAGG_6410
bool "Wolfson Cragganmore 6410" bool "Wolfson Cragganmore 6410"
depends on I2C=y
select CPU_S3C6410 select CPU_S3C6410
select I2C
select LEDS_GPIO_REGISTER select LEDS_GPIO_REGISTER
select S3C64XX_DEV_SPI0 select S3C64XX_DEV_SPI0
select S3C64XX_SETUP_FB_24BPP select S3C64XX_SETUP_FB_24BPP
......
...@@ -16,7 +16,8 @@ obj-$(CONFIG_CPU_S3C6410) += s3c6410.o ...@@ -16,7 +16,8 @@ obj-$(CONFIG_CPU_S3C6410) += s3c6410.o
# PM # PM
obj-$(CONFIG_PM) += pm.o irq-pm.o sleep.o obj-$(CONFIG_PM) += pm.o
obj-$(CONFIG_PM_SLEEP) += irq-pm.o sleep.o
obj-$(CONFIG_CPU_IDLE) += cpuidle.o obj-$(CONFIG_CPU_IDLE) += cpuidle.o
# DMA support # DMA support
......
...@@ -209,7 +209,7 @@ static struct platform_device smdk6410_smsc911x = { ...@@ -209,7 +209,7 @@ static struct platform_device smdk6410_smsc911x = {
}; };
#ifdef CONFIG_REGULATOR #ifdef CONFIG_REGULATOR
static struct regulator_consumer_supply smdk6410_b_pwr_5v_consumers[] __initdata = { static struct regulator_consumer_supply smdk6410_b_pwr_5v_consumers[] = {
REGULATOR_SUPPLY("PVDD", "0-001b"), REGULATOR_SUPPLY("PVDD", "0-001b"),
REGULATOR_SUPPLY("AVDD", "0-001b"), REGULATOR_SUPPLY("AVDD", "0-001b"),
}; };
......
...@@ -194,6 +194,7 @@ void s3c_pm_debug_smdkled(u32 set, u32 clear) ...@@ -194,6 +194,7 @@ void s3c_pm_debug_smdkled(u32 set, u32 clear)
} }
#endif #endif
#ifdef CONFIG_PM_SLEEP
static struct sleep_save core_save[] = { static struct sleep_save core_save[] = {
SAVE_ITEM(S3C64XX_MEM0DRVCON), SAVE_ITEM(S3C64XX_MEM0DRVCON),
SAVE_ITEM(S3C64XX_MEM1DRVCON), SAVE_ITEM(S3C64XX_MEM1DRVCON),
...@@ -238,6 +239,7 @@ void s3c_pm_save_core(void) ...@@ -238,6 +239,7 @@ void s3c_pm_save_core(void)
s3c_pm_do_save(misc_save, ARRAY_SIZE(misc_save)); s3c_pm_do_save(misc_save, ARRAY_SIZE(misc_save));
s3c_pm_do_save(core_save, ARRAY_SIZE(core_save)); s3c_pm_do_save(core_save, ARRAY_SIZE(core_save));
} }
#endif
/* since both s3c6400 and s3c6410 share the same sleep pm calls, we /* since both s3c6400 and s3c6410 share the same sleep pm calls, we
* put the per-cpu code in here until any new cpu comes along and changes * put the per-cpu code in here until any new cpu comes along and changes
......
...@@ -43,7 +43,11 @@ extern unsigned long s3c_irqwake_eintmask; ...@@ -43,7 +43,11 @@ extern unsigned long s3c_irqwake_eintmask;
/* IRQ masks for IRQs allowed to go to sleep (see irq.c) */ /* IRQ masks for IRQs allowed to go to sleep (see irq.c) */
extern unsigned long s3c_irqwake_intallow; extern unsigned long s3c_irqwake_intallow;
#ifdef CONFIG_PM_SLEEP
extern unsigned long s3c_irqwake_eintallow; extern unsigned long s3c_irqwake_eintallow;
#else
#define s3c_irqwake_eintallow 0
#endif
/* per-cpu sleep functions */ /* per-cpu sleep functions */
...@@ -58,16 +62,20 @@ extern unsigned long s3c_pm_flags; ...@@ -58,16 +62,20 @@ extern unsigned long s3c_pm_flags;
extern int s3c2410_cpu_suspend(unsigned long); extern int s3c2410_cpu_suspend(unsigned long);
#ifdef CONFIG_SAMSUNG_PM #ifdef CONFIG_PM_SLEEP
extern int s3c_irq_wake(struct irq_data *data, unsigned int state); extern int s3c_irq_wake(struct irq_data *data, unsigned int state);
extern int s3c_irqext_wake(struct irq_data *data, unsigned int state);
extern void s3c_cpu_resume(void); extern void s3c_cpu_resume(void);
#else #else
#define s3c_irq_wake NULL #define s3c_irq_wake NULL
#define s3c_irqext_wake NULL
#define s3c_cpu_resume NULL #define s3c_cpu_resume NULL
#endif #endif
#ifdef CONFIG_SAMSUNG_PM
extern int s3c_irqext_wake(struct irq_data *data, unsigned int state);
#else
#define s3c_irqext_wake NULL
#endif
#ifdef CONFIG_S3C_PM_DEBUG_LED_SMDK #ifdef CONFIG_S3C_PM_DEBUG_LED_SMDK
/** /**
* s3c_pm_debug_smdkled() - Debug PM suspend/resume via SMDK Board LEDs * s3c_pm_debug_smdkled() - Debug PM suspend/resume via SMDK Board LEDs
......
...@@ -23,6 +23,7 @@ ...@@ -23,6 +23,7 @@
#include <plat/pm-common.h> #include <plat/pm-common.h>
#ifdef CONFIG_SAMSUNG_ATAGS #ifdef CONFIG_SAMSUNG_ATAGS
#include <plat/pm.h>
#include <mach/pm-core.h> #include <mach/pm-core.h>
#else #else
static inline void s3c_pm_debug_init_uart(void) {} static inline void s3c_pm_debug_init_uart(void) {}
......
...@@ -65,26 +65,6 @@ int s3c_irqext_wake(struct irq_data *data, unsigned int state) ...@@ -65,26 +65,6 @@ int s3c_irqext_wake(struct irq_data *data, unsigned int state)
return 0; return 0;
} }
/* s3c2410_pm_show_resume_irqs
*
* print any IRQs asserted at resume time (ie, we woke from)
*/
static void __maybe_unused s3c_pm_show_resume_irqs(int start,
unsigned long which,
unsigned long mask)
{
int i;
which &= ~mask;
for (i = 0; i <= 31; i++) {
if (which & (1L<<i)) {
S3C_PMDBG("IRQ %d asserted at resume\n", start+i);
}
}
}
void (*pm_cpu_prep)(void); void (*pm_cpu_prep)(void);
int (*pm_cpu_sleep)(unsigned long); int (*pm_cpu_sleep)(unsigned long);
......
...@@ -16,6 +16,7 @@ ...@@ -16,6 +16,7 @@
* *
*/ */
#include <linux/io.h>
#include <linux/module.h> #include <linux/module.h>
#include <linux/platform_device.h> #include <linux/platform_device.h>
#include <linux/err.h> #include <linux/err.h>
...@@ -23,6 +24,9 @@ ...@@ -23,6 +24,9 @@
#include <linux/of.h> #include <linux/of.h>
#include <linux/of_platform.h> #include <linux/of_platform.h>
#define OCP2SCP_TIMING 0x18
#define SYNC2_MASK 0xf
static int ocp2scp_remove_devices(struct device *dev, void *c) static int ocp2scp_remove_devices(struct device *dev, void *c)
{ {
struct platform_device *pdev = to_platform_device(dev); struct platform_device *pdev = to_platform_device(dev);
...@@ -35,6 +39,9 @@ static int ocp2scp_remove_devices(struct device *dev, void *c) ...@@ -35,6 +39,9 @@ static int ocp2scp_remove_devices(struct device *dev, void *c)
static int omap_ocp2scp_probe(struct platform_device *pdev) static int omap_ocp2scp_probe(struct platform_device *pdev)
{ {
int ret; int ret;
u32 reg;
void __iomem *regs;
struct resource *res;
struct device_node *np = pdev->dev.of_node; struct device_node *np = pdev->dev.of_node;
if (np) { if (np) {
...@@ -47,6 +54,32 @@ static int omap_ocp2scp_probe(struct platform_device *pdev) ...@@ -47,6 +54,32 @@ static int omap_ocp2scp_probe(struct platform_device *pdev)
} }
pm_runtime_enable(&pdev->dev); pm_runtime_enable(&pdev->dev);
/*
* As per AM572x TRM: http://www.ti.com/lit/ug/spruhz6/spruhz6.pdf
* under section 26.3.2.2, table 26-26 OCP2SCP TIMING Caution;
* As per OMAP4430 TRM: http://www.ti.com/lit/ug/swpu231ap/swpu231ap.pdf
* under section 23.12.6.2.2 , Table 23-1213 OCP2SCP TIMING Caution;
* As per OMAP4460 TRM: http://www.ti.com/lit/ug/swpu235ab/swpu235ab.pdf
* under section 23.12.6.2.2, Table 23-1213 OCP2SCP TIMING Caution;
* As per OMAP543x TRM http://www.ti.com/lit/pdf/swpu249
* under section 27.3.2.2, Table 27-27 OCP2SCP TIMING Caution;
*
* Read path of OCP2SCP is not working properly due to low reset value
* of SYNC2 parameter in OCP2SCP. Suggested reset value is 0x6 or more.
*/
if (!of_device_is_compatible(np, "ti,am437x-ocp2scp")) {
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
regs = devm_ioremap_resource(&pdev->dev, res);
if (IS_ERR(regs))
goto err0;
pm_runtime_get_sync(&pdev->dev);
reg = readl_relaxed(regs + OCP2SCP_TIMING);
reg &= ~(SYNC2_MASK);
reg |= 0x6;
writel_relaxed(reg, regs + OCP2SCP_TIMING);
pm_runtime_put_sync(&pdev->dev);
}
return 0; return 0;
...@@ -67,6 +100,7 @@ static int omap_ocp2scp_remove(struct platform_device *pdev) ...@@ -67,6 +100,7 @@ static int omap_ocp2scp_remove(struct platform_device *pdev)
#ifdef CONFIG_OF #ifdef CONFIG_OF
static const struct of_device_id omap_ocp2scp_id_table[] = { static const struct of_device_id omap_ocp2scp_id_table[] = {
{ .compatible = "ti,omap-ocp2scp" }, { .compatible = "ti,omap-ocp2scp" },
{ .compatible = "ti,am437x-ocp2scp" },
{} {}
}; };
MODULE_DEVICE_TABLE(of, omap_ocp2scp_id_table); MODULE_DEVICE_TABLE(of, omap_ocp2scp_id_table);
......
...@@ -116,7 +116,8 @@ static int exynos_cpuidle_probe(struct platform_device *pdev) ...@@ -116,7 +116,8 @@ static int exynos_cpuidle_probe(struct platform_device *pdev)
{ {
int ret; int ret;
if (of_machine_is_compatible("samsung,exynos4210")) { if (IS_ENABLED(CONFIG_SMP) &&
of_machine_is_compatible("samsung,exynos4210")) {
exynos_cpuidle_pdata = pdev->dev.platform_data; exynos_cpuidle_pdata = pdev->dev.platform_data;
ret = cpuidle_register(&exynos_coupled_idle_driver, ret = cpuidle_register(&exynos_coupled_idle_driver,
......
...@@ -282,7 +282,8 @@ $(obj)/%.dtb.S: $(obj)/%.dtb ...@@ -282,7 +282,8 @@ $(obj)/%.dtb.S: $(obj)/%.dtb
$(call cmd,dt_S_dtb) $(call cmd,dt_S_dtb)
quiet_cmd_dtc = DTC $@ quiet_cmd_dtc = DTC $@
cmd_dtc = $(CPP) $(dtc_cpp_flags) -x assembler-with-cpp -o $(dtc-tmp) $< ; \ cmd_dtc = mkdir -p $(dir ${dtc-tmp}) ; \
$(CPP) $(dtc_cpp_flags) -x assembler-with-cpp -o $(dtc-tmp) $< ; \
$(objtree)/scripts/dtc/dtc -O dtb -o $@ -b 0 \ $(objtree)/scripts/dtc/dtc -O dtb -o $@ -b 0 \
-i $(dir $<) $(DTC_FLAGS) \ -i $(dir $<) $(DTC_FLAGS) \
-d $(depfile).dtc.tmp $(dtc-tmp) ; \ -d $(depfile).dtc.tmp $(dtc-tmp) ; \
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment