Commit 68e8fa46 authored by Bjorn Helgaas's avatar Bjorn Helgaas

Merge branch 'pci/host-rockchip' into next

* pci/host-rockchip:
  PCI: rockchip: Fix platform_get_irq() error handling
  PCI: rockchip: Umap IO space if probe fails
  PCI: rockchip: Remove IRQ domain if probe fails
  PCI: rockchip: Disable vpcie0v9 if resume_noirq fails
  PCI: rockchip: Clean up PHY if driver probe or resume fails
  PCI: rockchip: Factor out rockchip_pcie_deinit_phys()
  PCI: rockchip: Factor out rockchip_pcie_disable_clocks()
  PCI: rockchip: Factor out rockchip_pcie_enable_clocks()
  PCI: rockchip: Factor out rockchip_pcie_setup_irq()
  PCI: rockchip: Use gpiod_set_value_cansleep() to allow reset via expanders
  PCI: rockchip: Use PCI_NUM_INTX
  PCI: rockchip: Explicitly request exclusive reset control
  dt-bindings: phy-rockchip-pcie: Convert to per-lane PHY model
  dt-bindings: PCI: rockchip: Convert to per-lane PHY model
  arm64: dts: rockchip: convert PCIe to use per-lane PHYs for rk3339
  PCI: rockchip: Idle inactive PHY(s)
  phy: rockchip-pcie: Reconstruct driver to support per-lane PHYs
  PCI: rockchip: Add per-lane PHY support
  PCI: rockchip: Factor out rockchip_pcie_get_phys()
  PCI: rockchip: Control optional 12v power supply
  dt-bindings: PCI: rockchip: Add vpcie12v-supply for Rockchip PCIe controller
parents 3d499a95 81edd471
...@@ -19,8 +19,6 @@ Required properties: ...@@ -19,8 +19,6 @@ Required properties:
- "pm" - "pm"
- msi-map: Maps a Requester ID to an MSI controller and associated - msi-map: Maps a Requester ID to an MSI controller and associated
msi-specifier data. See ./pci-msi.txt msi-specifier data. See ./pci-msi.txt
- phys: From PHY bindings: Phandle for the Generic PHY for PCIe.
- phy-names: MUST be "pcie-phy".
- interrupts: Three interrupt entries must be specified. - interrupts: Three interrupt entries must be specified.
- interrupt-names: Must include the following names - interrupt-names: Must include the following names
- "sys" - "sys"
...@@ -42,11 +40,24 @@ Required properties: ...@@ -42,11 +40,24 @@ Required properties:
interrupt source. The value must be 1. interrupt source. The value must be 1.
- interrupt-map-mask and interrupt-map: standard PCI properties - interrupt-map-mask and interrupt-map: standard PCI properties
Required properties for legacy PHY model (deprecated):
- phys: From PHY bindings: Phandle for the Generic PHY for PCIe.
- phy-names: MUST be "pcie-phy".
Required properties for per-lane PHY model (preferred):
- phys: Must contain an phandle to a PHY for each entry in phy-names.
- phy-names: Must include 4 entries for all 4 lanes even if some of
them won't be used for your cases. Entries are of the form "pcie-phy-N":
where N ranges from 0 to 3.
(see example below and you MUST also refer to ../phy/rockchip-pcie-phy.txt
for changing the #phy-cells of phy node to support it)
Optional Property: Optional Property:
- aspm-no-l0s: RC won't support ASPM L0s. This property is needed if - aspm-no-l0s: RC won't support ASPM L0s. This property is needed if
using 24MHz OSC for RC's PHY. using 24MHz OSC for RC's PHY.
- ep-gpios: contain the entry for pre-reset gpio - ep-gpios: contain the entry for pre-reset gpio
- num-lanes: number of lanes to use - num-lanes: number of lanes to use
- vpcie12v-supply: The phandle to the 12v regulator to use for PCIe.
- vpcie3v3-supply: The phandle to the 3.3v regulator to use for PCIe. - vpcie3v3-supply: The phandle to the 3.3v regulator to use for PCIe.
- vpcie1v8-supply: The phandle to the 1.8v regulator to use for PCIe. - vpcie1v8-supply: The phandle to the 1.8v regulator to use for PCIe.
- vpcie0v9-supply: The phandle to the 0.9v regulator to use for PCIe. - vpcie0v9-supply: The phandle to the 0.9v regulator to use for PCIe.
...@@ -95,6 +106,7 @@ pcie0: pcie@f8000000 { ...@@ -95,6 +106,7 @@ pcie0: pcie@f8000000 {
<&cru SRST_PCIE_PM>, <&cru SRST_P_PCIE>, <&cru SRST_A_PCIE>; <&cru SRST_PCIE_PM>, <&cru SRST_P_PCIE>, <&cru SRST_A_PCIE>;
reset-names = "core", "mgmt", "mgmt-sticky", "pipe", reset-names = "core", "mgmt", "mgmt-sticky", "pipe",
"pm", "pclk", "aclk"; "pm", "pclk", "aclk";
/* deprecated legacy PHY model */
phys = <&pcie_phy>; phys = <&pcie_phy>;
phy-names = "pcie-phy"; phy-names = "pcie-phy";
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -111,3 +123,13 @@ pcie0: pcie@f8000000 { ...@@ -111,3 +123,13 @@ pcie0: pcie@f8000000 {
#interrupt-cells = <1>; #interrupt-cells = <1>;
}; };
}; };
pcie0: pcie@f8000000 {
...
/* preferred per-lane PHY model */
phys = <&pcie_phy 0>, <&pcie_phy 1>, <&pcie_phy 2>, <&pcie_phy 3>;
phy-names = "pcie-phy-0", "pcie-phy-1", "pcie-phy-2", "pcie-phy-3";
...
};
...@@ -3,7 +3,6 @@ Rockchip PCIE PHY ...@@ -3,7 +3,6 @@ Rockchip PCIE PHY
Required properties: Required properties:
- compatible: rockchip,rk3399-pcie-phy - compatible: rockchip,rk3399-pcie-phy
- #phy-cells: must be 0
- clocks: Must contain an entry in clock-names. - clocks: Must contain an entry in clock-names.
See ../clocks/clock-bindings.txt for details. See ../clocks/clock-bindings.txt for details.
- clock-names: Must be "refclk" - clock-names: Must be "refclk"
...@@ -11,6 +10,12 @@ Required properties: ...@@ -11,6 +10,12 @@ Required properties:
See ../reset/reset.txt for details. See ../reset/reset.txt for details.
- reset-names: Must be "phy" - reset-names: Must be "phy"
Required properties for legacy PHY mode (deprecated):
- #phy-cells: must be 0
Required properties for per-lane PHY mode (preferred):
- #phy-cells: must be 1
Example: Example:
grf: syscon@ff770000 { grf: syscon@ff770000 {
......
...@@ -238,8 +238,10 @@ pcie0: pcie@f8000000 { ...@@ -238,8 +238,10 @@ pcie0: pcie@f8000000 {
linux,pci-domain = <0>; linux,pci-domain = <0>;
max-link-speed = <1>; max-link-speed = <1>;
msi-map = <0x0 &its 0x0 0x1000>; msi-map = <0x0 &its 0x0 0x1000>;
phys = <&pcie_phy>; phys = <&pcie_phy 0>, <&pcie_phy 1>,
phy-names = "pcie-phy"; <&pcie_phy 2>, <&pcie_phy 3>;
phy-names = "pcie-phy-0", "pcie-phy-1",
"pcie-phy-2", "pcie-phy-3";
ranges = <0x83000000 0x0 0xfa000000 0x0 0xfa000000 0x0 0x1e00000 ranges = <0x83000000 0x0 0xfa000000 0x0 0xfa000000 0x0 0x1e00000
0x81000000 0x0 0xfbe00000 0x0 0xfbe00000 0x0 0x100000>; 0x81000000 0x0 0xfbe00000 0x0 0xfbe00000 0x0 0x100000>;
resets = <&cru SRST_PCIE_CORE>, <&cru SRST_PCIE_MGMT>, resets = <&cru SRST_PCIE_CORE>, <&cru SRST_PCIE_MGMT>,
...@@ -1295,7 +1297,7 @@ pcie_phy: pcie-phy { ...@@ -1295,7 +1297,7 @@ pcie_phy: pcie-phy {
compatible = "rockchip,rk3399-pcie-phy"; compatible = "rockchip,rk3399-pcie-phy";
clocks = <&cru SCLK_PCIEPHY_REF>; clocks = <&cru SCLK_PCIEPHY_REF>;
clock-names = "refclk"; clock-names = "refclk";
#phy-cells = <0>; #phy-cells = <1>;
resets = <&cru SRST_PCIEPHY>; resets = <&cru SRST_PCIEPHY>;
reset-names = "phy"; reset-names = "phy";
status = "disabled"; status = "disabled";
......
...@@ -15,6 +15,7 @@ ...@@ -15,6 +15,7 @@
* (at your option) any later version. * (at your option) any later version.
*/ */
#include <linux/bitrev.h>
#include <linux/clk.h> #include <linux/clk.h>
#include <linux/delay.h> #include <linux/delay.h>
#include <linux/gpio/consumer.h> #include <linux/gpio/consumer.h>
...@@ -47,6 +48,7 @@ ...@@ -47,6 +48,7 @@
#define HIWORD_UPDATE_BIT(val) HIWORD_UPDATE(val, val) #define HIWORD_UPDATE_BIT(val) HIWORD_UPDATE(val, val)
#define ENCODE_LANES(x) ((((x) >> 1) & 3) << 4) #define ENCODE_LANES(x) ((((x) >> 1) & 3) << 4)
#define MAX_LANE_NUM 4
#define PCIE_CLIENT_BASE 0x0 #define PCIE_CLIENT_BASE 0x0
#define PCIE_CLIENT_CONFIG (PCIE_CLIENT_BASE + 0x00) #define PCIE_CLIENT_CONFIG (PCIE_CLIENT_BASE + 0x00)
...@@ -111,6 +113,9 @@ ...@@ -111,6 +113,9 @@
#define PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT 16 #define PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT 16
#define PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(x) \ #define PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(x) \
(((x) >> 3) << PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT) (((x) >> 3) << PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT)
#define PCIE_CORE_LANE_MAP (PCIE_CORE_CTRL_MGMT_BASE + 0x200)
#define PCIE_CORE_LANE_MAP_MASK 0x0000000f
#define PCIE_CORE_LANE_MAP_REVERSE BIT(16)
#define PCIE_CORE_INT_STATUS (PCIE_CORE_CTRL_MGMT_BASE + 0x20c) #define PCIE_CORE_INT_STATUS (PCIE_CORE_CTRL_MGMT_BASE + 0x20c)
#define PCIE_CORE_INT_PRFPE BIT(0) #define PCIE_CORE_INT_PRFPE BIT(0)
#define PCIE_CORE_INT_CRFPE BIT(1) #define PCIE_CORE_INT_CRFPE BIT(1)
...@@ -210,7 +215,8 @@ ...@@ -210,7 +215,8 @@
struct rockchip_pcie { struct rockchip_pcie {
void __iomem *reg_base; /* DT axi-base */ void __iomem *reg_base; /* DT axi-base */
void __iomem *apb_base; /* DT apb-base */ void __iomem *apb_base; /* DT apb-base */
struct phy *phy; bool legacy_phy;
struct phy *phys[MAX_LANE_NUM];
struct reset_control *core_rst; struct reset_control *core_rst;
struct reset_control *mgmt_rst; struct reset_control *mgmt_rst;
struct reset_control *mgmt_sticky_rst; struct reset_control *mgmt_sticky_rst;
...@@ -222,11 +228,13 @@ struct rockchip_pcie { ...@@ -222,11 +228,13 @@ struct rockchip_pcie {
struct clk *aclk_perf_pcie; struct clk *aclk_perf_pcie;
struct clk *hclk_pcie; struct clk *hclk_pcie;
struct clk *clk_pcie_pm; struct clk *clk_pcie_pm;
struct regulator *vpcie12v; /* 12V power supply */
struct regulator *vpcie3v3; /* 3.3V power supply */ struct regulator *vpcie3v3; /* 3.3V power supply */
struct regulator *vpcie1v8; /* 1.8V power supply */ struct regulator *vpcie1v8; /* 1.8V power supply */
struct regulator *vpcie0v9; /* 0.9V power supply */ struct regulator *vpcie0v9; /* 0.9V power supply */
struct gpio_desc *ep_gpio; struct gpio_desc *ep_gpio;
u32 lanes; u32 lanes;
u8 lanes_map;
u8 root_bus_nr; u8 root_bus_nr;
int link_gen; int link_gen;
struct device *dev; struct device *dev;
...@@ -299,6 +307,24 @@ static int rockchip_pcie_valid_device(struct rockchip_pcie *rockchip, ...@@ -299,6 +307,24 @@ static int rockchip_pcie_valid_device(struct rockchip_pcie *rockchip,
return 1; return 1;
} }
static u8 rockchip_pcie_lane_map(struct rockchip_pcie *rockchip)
{
u32 val;
u8 map;
if (rockchip->legacy_phy)
return GENMASK(MAX_LANE_NUM - 1, 0);
val = rockchip_pcie_read(rockchip, PCIE_CORE_LANE_MAP);
map = val & PCIE_CORE_LANE_MAP_MASK;
/* The link may be using a reverse-indexed mapping. */
if (val & PCIE_CORE_LANE_MAP_REVERSE)
map = bitrev8(map) >> 4;
return map;
}
static int rockchip_pcie_rd_own_conf(struct rockchip_pcie *rockchip, static int rockchip_pcie_rd_own_conf(struct rockchip_pcie *rockchip,
int where, int size, u32 *val) int where, int size, u32 *val)
{ {
...@@ -514,10 +540,10 @@ static void rockchip_pcie_set_power_limit(struct rockchip_pcie *rockchip) ...@@ -514,10 +540,10 @@ static void rockchip_pcie_set_power_limit(struct rockchip_pcie *rockchip)
static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip) static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
{ {
struct device *dev = rockchip->dev; struct device *dev = rockchip->dev;
int err; int err, i;
u32 status; u32 status;
gpiod_set_value(rockchip->ep_gpio, 0); gpiod_set_value_cansleep(rockchip->ep_gpio, 0);
err = reset_control_assert(rockchip->aclk_rst); err = reset_control_assert(rockchip->aclk_rst);
if (err) { if (err) {
...@@ -537,34 +563,36 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip) ...@@ -537,34 +563,36 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
return err; return err;
} }
err = phy_init(rockchip->phy); for (i = 0; i < MAX_LANE_NUM; i++) {
if (err < 0) { err = phy_init(rockchip->phys[i]);
dev_err(dev, "fail to init phy, err %d\n", err); if (err) {
return err; dev_err(dev, "init phy%d err %d\n", i, err);
goto err_exit_phy;
}
} }
err = reset_control_assert(rockchip->core_rst); err = reset_control_assert(rockchip->core_rst);
if (err) { if (err) {
dev_err(dev, "assert core_rst err %d\n", err); dev_err(dev, "assert core_rst err %d\n", err);
return err; goto err_exit_phy;
} }
err = reset_control_assert(rockchip->mgmt_rst); err = reset_control_assert(rockchip->mgmt_rst);
if (err) { if (err) {
dev_err(dev, "assert mgmt_rst err %d\n", err); dev_err(dev, "assert mgmt_rst err %d\n", err);
return err; goto err_exit_phy;
} }
err = reset_control_assert(rockchip->mgmt_sticky_rst); err = reset_control_assert(rockchip->mgmt_sticky_rst);
if (err) { if (err) {
dev_err(dev, "assert mgmt_sticky_rst err %d\n", err); dev_err(dev, "assert mgmt_sticky_rst err %d\n", err);
return err; goto err_exit_phy;
} }
err = reset_control_assert(rockchip->pipe_rst); err = reset_control_assert(rockchip->pipe_rst);
if (err) { if (err) {
dev_err(dev, "assert pipe_rst err %d\n", err); dev_err(dev, "assert pipe_rst err %d\n", err);
return err; goto err_exit_phy;
} }
udelay(10); udelay(10);
...@@ -572,19 +600,19 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip) ...@@ -572,19 +600,19 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
err = reset_control_deassert(rockchip->pm_rst); err = reset_control_deassert(rockchip->pm_rst);
if (err) { if (err) {
dev_err(dev, "deassert pm_rst err %d\n", err); dev_err(dev, "deassert pm_rst err %d\n", err);
return err; goto err_exit_phy;
} }
err = reset_control_deassert(rockchip->aclk_rst); err = reset_control_deassert(rockchip->aclk_rst);
if (err) { if (err) {
dev_err(dev, "deassert aclk_rst err %d\n", err); dev_err(dev, "deassert aclk_rst err %d\n", err);
return err; goto err_exit_phy;
} }
err = reset_control_deassert(rockchip->pclk_rst); err = reset_control_deassert(rockchip->pclk_rst);
if (err) { if (err) {
dev_err(dev, "deassert pclk_rst err %d\n", err); dev_err(dev, "deassert pclk_rst err %d\n", err);
return err; goto err_exit_phy;
} }
if (rockchip->link_gen == 2) if (rockchip->link_gen == 2)
...@@ -602,10 +630,12 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip) ...@@ -602,10 +630,12 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
PCIE_CLIENT_MODE_RC, PCIE_CLIENT_MODE_RC,
PCIE_CLIENT_CONFIG); PCIE_CLIENT_CONFIG);
err = phy_power_on(rockchip->phy); for (i = 0; i < MAX_LANE_NUM; i++) {
if (err) { err = phy_power_on(rockchip->phys[i]);
dev_err(dev, "fail to power on phy, err %d\n", err); if (err) {
return err; dev_err(dev, "power on phy%d err %d\n", i, err);
goto err_power_off_phy;
}
} }
/* /*
...@@ -615,25 +645,25 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip) ...@@ -615,25 +645,25 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
err = reset_control_deassert(rockchip->mgmt_sticky_rst); err = reset_control_deassert(rockchip->mgmt_sticky_rst);
if (err) { if (err) {
dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err); dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
return err; goto err_power_off_phy;
} }
err = reset_control_deassert(rockchip->core_rst); err = reset_control_deassert(rockchip->core_rst);
if (err) { if (err) {
dev_err(dev, "deassert core_rst err %d\n", err); dev_err(dev, "deassert core_rst err %d\n", err);
return err; goto err_power_off_phy;
} }
err = reset_control_deassert(rockchip->mgmt_rst); err = reset_control_deassert(rockchip->mgmt_rst);
if (err) { if (err) {
dev_err(dev, "deassert mgmt_rst err %d\n", err); dev_err(dev, "deassert mgmt_rst err %d\n", err);
return err; goto err_power_off_phy;
} }
err = reset_control_deassert(rockchip->pipe_rst); err = reset_control_deassert(rockchip->pipe_rst);
if (err) { if (err) {
dev_err(dev, "deassert pipe_rst err %d\n", err); dev_err(dev, "deassert pipe_rst err %d\n", err);
return err; goto err_power_off_phy;
} }
/* Fix the transmitted FTS count desired to exit from L0s. */ /* Fix the transmitted FTS count desired to exit from L0s. */
...@@ -658,7 +688,7 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip) ...@@ -658,7 +688,7 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE, rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
PCIE_CLIENT_CONFIG); PCIE_CLIENT_CONFIG);
gpiod_set_value(rockchip->ep_gpio, 1); gpiod_set_value_cansleep(rockchip->ep_gpio, 1);
/* 500ms timeout value should be enough for Gen1/2 training */ /* 500ms timeout value should be enough for Gen1/2 training */
err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_BASIC_STATUS1, err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_BASIC_STATUS1,
...@@ -666,7 +696,7 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip) ...@@ -666,7 +696,7 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
500 * USEC_PER_MSEC); 500 * USEC_PER_MSEC);
if (err) { if (err) {
dev_err(dev, "PCIe link training gen1 timeout!\n"); dev_err(dev, "PCIe link training gen1 timeout!\n");
return -ETIMEDOUT; goto err_power_off_phy;
} }
if (rockchip->link_gen == 2) { if (rockchip->link_gen == 2) {
...@@ -691,6 +721,15 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip) ...@@ -691,6 +721,15 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
PCIE_CORE_PL_CONF_LANE_SHIFT); PCIE_CORE_PL_CONF_LANE_SHIFT);
dev_dbg(dev, "current link width is x%d\n", status); dev_dbg(dev, "current link width is x%d\n", status);
/* Power off unused lane(s) */
rockchip->lanes_map = rockchip_pcie_lane_map(rockchip);
for (i = 0; i < MAX_LANE_NUM; i++) {
if (!(rockchip->lanes_map & BIT(i))) {
dev_dbg(dev, "idling lane %d\n", i);
phy_power_off(rockchip->phys[i]);
}
}
rockchip_pcie_write(rockchip, ROCKCHIP_VENDOR_ID, rockchip_pcie_write(rockchip, ROCKCHIP_VENDOR_ID,
PCIE_CORE_CONFIG_VENDOR); PCIE_CORE_CONFIG_VENDOR);
rockchip_pcie_write(rockchip, rockchip_pcie_write(rockchip,
...@@ -715,6 +754,26 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip) ...@@ -715,6 +754,26 @@ static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCSR); rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCSR);
return 0; return 0;
err_power_off_phy:
while (i--)
phy_power_off(rockchip->phys[i]);
i = MAX_LANE_NUM;
err_exit_phy:
while (i--)
phy_exit(rockchip->phys[i]);
return err;
}
static void rockchip_pcie_deinit_phys(struct rockchip_pcie *rockchip)
{
int i;
for (i = 0; i < MAX_LANE_NUM; i++) {
/* inactive lanes are already powered off */
if (rockchip->lanes_map & BIT(i))
phy_power_off(rockchip->phys[i]);
phy_exit(rockchip->phys[i]);
}
} }
static irqreturn_t rockchip_pcie_subsys_irq_handler(int irq, void *arg) static irqreturn_t rockchip_pcie_subsys_irq_handler(int irq, void *arg)
...@@ -853,6 +912,91 @@ static void rockchip_pcie_legacy_int_handler(struct irq_desc *desc) ...@@ -853,6 +912,91 @@ static void rockchip_pcie_legacy_int_handler(struct irq_desc *desc)
chained_irq_exit(chip, desc); chained_irq_exit(chip, desc);
} }
static int rockchip_pcie_get_phys(struct rockchip_pcie *rockchip)
{
struct device *dev = rockchip->dev;
struct phy *phy;
char *name;
u32 i;
phy = devm_phy_get(dev, "pcie-phy");
if (!IS_ERR(phy)) {
rockchip->legacy_phy = true;
rockchip->phys[0] = phy;
dev_warn(dev, "legacy phy model is deprecated!\n");
return 0;
}
if (PTR_ERR(phy) == -EPROBE_DEFER)
return PTR_ERR(phy);
dev_dbg(dev, "missing legacy phy; search for per-lane PHY\n");
for (i = 0; i < MAX_LANE_NUM; i++) {
name = kasprintf(GFP_KERNEL, "pcie-phy-%u", i);
if (!name)
return -ENOMEM;
phy = devm_of_phy_get(dev, dev->of_node, name);
kfree(name);
if (IS_ERR(phy)) {
if (PTR_ERR(phy) != -EPROBE_DEFER)
dev_err(dev, "missing phy for lane %d: %ld\n",
i, PTR_ERR(phy));
return PTR_ERR(phy);
}
rockchip->phys[i] = phy;
}
return 0;
}
static int rockchip_pcie_setup_irq(struct rockchip_pcie *rockchip)
{
int irq, err;
struct device *dev = rockchip->dev;
struct platform_device *pdev = to_platform_device(dev);
irq = platform_get_irq_byname(pdev, "sys");
if (irq < 0) {
dev_err(dev, "missing sys IRQ resource\n");
return irq;
}
err = devm_request_irq(dev, irq, rockchip_pcie_subsys_irq_handler,
IRQF_SHARED, "pcie-sys", rockchip);
if (err) {
dev_err(dev, "failed to request PCIe subsystem IRQ\n");
return err;
}
irq = platform_get_irq_byname(pdev, "legacy");
if (irq < 0) {
dev_err(dev, "missing legacy IRQ resource\n");
return irq;
}
irq_set_chained_handler_and_data(irq,
rockchip_pcie_legacy_int_handler,
rockchip);
irq = platform_get_irq_byname(pdev, "client");
if (irq < 0) {
dev_err(dev, "missing client IRQ resource\n");
return irq;
}
err = devm_request_irq(dev, irq, rockchip_pcie_client_irq_handler,
IRQF_SHARED, "pcie-client", rockchip);
if (err) {
dev_err(dev, "failed to request PCIe client IRQ\n");
return err;
}
return 0;
}
/** /**
* rockchip_pcie_parse_dt - Parse Device Tree * rockchip_pcie_parse_dt - Parse Device Tree
...@@ -866,7 +1010,6 @@ static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip) ...@@ -866,7 +1010,6 @@ static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
struct platform_device *pdev = to_platform_device(dev); struct platform_device *pdev = to_platform_device(dev);
struct device_node *node = dev->of_node; struct device_node *node = dev->of_node;
struct resource *regs; struct resource *regs;
int irq;
int err; int err;
regs = platform_get_resource_byname(pdev, regs = platform_get_resource_byname(pdev,
...@@ -883,12 +1026,9 @@ static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip) ...@@ -883,12 +1026,9 @@ static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
if (IS_ERR(rockchip->apb_base)) if (IS_ERR(rockchip->apb_base))
return PTR_ERR(rockchip->apb_base); return PTR_ERR(rockchip->apb_base);
rockchip->phy = devm_phy_get(dev, "pcie-phy"); err = rockchip_pcie_get_phys(rockchip);
if (IS_ERR(rockchip->phy)) { if (err)
if (PTR_ERR(rockchip->phy) != -EPROBE_DEFER) return err;
dev_err(dev, "missing phy\n");
return PTR_ERR(rockchip->phy);
}
rockchip->lanes = 1; rockchip->lanes = 1;
err = of_property_read_u32(node, "num-lanes", &rockchip->lanes); err = of_property_read_u32(node, "num-lanes", &rockchip->lanes);
...@@ -903,49 +1043,50 @@ static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip) ...@@ -903,49 +1043,50 @@ static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
if (rockchip->link_gen < 0 || rockchip->link_gen > 2) if (rockchip->link_gen < 0 || rockchip->link_gen > 2)
rockchip->link_gen = 2; rockchip->link_gen = 2;
rockchip->core_rst = devm_reset_control_get(dev, "core"); rockchip->core_rst = devm_reset_control_get_exclusive(dev, "core");
if (IS_ERR(rockchip->core_rst)) { if (IS_ERR(rockchip->core_rst)) {
if (PTR_ERR(rockchip->core_rst) != -EPROBE_DEFER) if (PTR_ERR(rockchip->core_rst) != -EPROBE_DEFER)
dev_err(dev, "missing core reset property in node\n"); dev_err(dev, "missing core reset property in node\n");
return PTR_ERR(rockchip->core_rst); return PTR_ERR(rockchip->core_rst);
} }
rockchip->mgmt_rst = devm_reset_control_get(dev, "mgmt"); rockchip->mgmt_rst = devm_reset_control_get_exclusive(dev, "mgmt");
if (IS_ERR(rockchip->mgmt_rst)) { if (IS_ERR(rockchip->mgmt_rst)) {
if (PTR_ERR(rockchip->mgmt_rst) != -EPROBE_DEFER) if (PTR_ERR(rockchip->mgmt_rst) != -EPROBE_DEFER)
dev_err(dev, "missing mgmt reset property in node\n"); dev_err(dev, "missing mgmt reset property in node\n");
return PTR_ERR(rockchip->mgmt_rst); return PTR_ERR(rockchip->mgmt_rst);
} }
rockchip->mgmt_sticky_rst = devm_reset_control_get(dev, "mgmt-sticky"); rockchip->mgmt_sticky_rst = devm_reset_control_get_exclusive(dev,
"mgmt-sticky");
if (IS_ERR(rockchip->mgmt_sticky_rst)) { if (IS_ERR(rockchip->mgmt_sticky_rst)) {
if (PTR_ERR(rockchip->mgmt_sticky_rst) != -EPROBE_DEFER) if (PTR_ERR(rockchip->mgmt_sticky_rst) != -EPROBE_DEFER)
dev_err(dev, "missing mgmt-sticky reset property in node\n"); dev_err(dev, "missing mgmt-sticky reset property in node\n");
return PTR_ERR(rockchip->mgmt_sticky_rst); return PTR_ERR(rockchip->mgmt_sticky_rst);
} }
rockchip->pipe_rst = devm_reset_control_get(dev, "pipe"); rockchip->pipe_rst = devm_reset_control_get_exclusive(dev, "pipe");
if (IS_ERR(rockchip->pipe_rst)) { if (IS_ERR(rockchip->pipe_rst)) {
if (PTR_ERR(rockchip->pipe_rst) != -EPROBE_DEFER) if (PTR_ERR(rockchip->pipe_rst) != -EPROBE_DEFER)
dev_err(dev, "missing pipe reset property in node\n"); dev_err(dev, "missing pipe reset property in node\n");
return PTR_ERR(rockchip->pipe_rst); return PTR_ERR(rockchip->pipe_rst);
} }
rockchip->pm_rst = devm_reset_control_get(dev, "pm"); rockchip->pm_rst = devm_reset_control_get_exclusive(dev, "pm");
if (IS_ERR(rockchip->pm_rst)) { if (IS_ERR(rockchip->pm_rst)) {
if (PTR_ERR(rockchip->pm_rst) != -EPROBE_DEFER) if (PTR_ERR(rockchip->pm_rst) != -EPROBE_DEFER)
dev_err(dev, "missing pm reset property in node\n"); dev_err(dev, "missing pm reset property in node\n");
return PTR_ERR(rockchip->pm_rst); return PTR_ERR(rockchip->pm_rst);
} }
rockchip->pclk_rst = devm_reset_control_get(dev, "pclk"); rockchip->pclk_rst = devm_reset_control_get_exclusive(dev, "pclk");
if (IS_ERR(rockchip->pclk_rst)) { if (IS_ERR(rockchip->pclk_rst)) {
if (PTR_ERR(rockchip->pclk_rst) != -EPROBE_DEFER) if (PTR_ERR(rockchip->pclk_rst) != -EPROBE_DEFER)
dev_err(dev, "missing pclk reset property in node\n"); dev_err(dev, "missing pclk reset property in node\n");
return PTR_ERR(rockchip->pclk_rst); return PTR_ERR(rockchip->pclk_rst);
} }
rockchip->aclk_rst = devm_reset_control_get(dev, "aclk"); rockchip->aclk_rst = devm_reset_control_get_exclusive(dev, "aclk");
if (IS_ERR(rockchip->aclk_rst)) { if (IS_ERR(rockchip->aclk_rst)) {
if (PTR_ERR(rockchip->aclk_rst) != -EPROBE_DEFER) if (PTR_ERR(rockchip->aclk_rst) != -EPROBE_DEFER)
dev_err(dev, "missing aclk reset property in node\n"); dev_err(dev, "missing aclk reset property in node\n");
...@@ -982,40 +1123,15 @@ static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip) ...@@ -982,40 +1123,15 @@ static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
return PTR_ERR(rockchip->clk_pcie_pm); return PTR_ERR(rockchip->clk_pcie_pm);
} }
irq = platform_get_irq_byname(pdev, "sys"); err = rockchip_pcie_setup_irq(rockchip);
if (irq < 0) { if (err)
dev_err(dev, "missing sys IRQ resource\n");
return -EINVAL;
}
err = devm_request_irq(dev, irq, rockchip_pcie_subsys_irq_handler,
IRQF_SHARED, "pcie-sys", rockchip);
if (err) {
dev_err(dev, "failed to request PCIe subsystem IRQ\n");
return err; return err;
}
irq = platform_get_irq_byname(pdev, "legacy");
if (irq < 0) {
dev_err(dev, "missing legacy IRQ resource\n");
return -EINVAL;
}
irq_set_chained_handler_and_data(irq,
rockchip_pcie_legacy_int_handler,
rockchip);
irq = platform_get_irq_byname(pdev, "client");
if (irq < 0) {
dev_err(dev, "missing client IRQ resource\n");
return -EINVAL;
}
err = devm_request_irq(dev, irq, rockchip_pcie_client_irq_handler, rockchip->vpcie12v = devm_regulator_get_optional(dev, "vpcie12v");
IRQF_SHARED, "pcie-client", rockchip); if (IS_ERR(rockchip->vpcie12v)) {
if (err) { if (PTR_ERR(rockchip->vpcie12v) == -EPROBE_DEFER)
dev_err(dev, "failed to request PCIe client IRQ\n"); return -EPROBE_DEFER;
return err; dev_info(dev, "no vpcie12v regulator found\n");
} }
rockchip->vpcie3v3 = devm_regulator_get_optional(dev, "vpcie3v3"); rockchip->vpcie3v3 = devm_regulator_get_optional(dev, "vpcie3v3");
...@@ -1047,11 +1163,19 @@ static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip) ...@@ -1047,11 +1163,19 @@ static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip)
struct device *dev = rockchip->dev; struct device *dev = rockchip->dev;
int err; int err;
if (!IS_ERR(rockchip->vpcie12v)) {
err = regulator_enable(rockchip->vpcie12v);
if (err) {
dev_err(dev, "fail to enable vpcie12v regulator\n");
goto err_out;
}
}
if (!IS_ERR(rockchip->vpcie3v3)) { if (!IS_ERR(rockchip->vpcie3v3)) {
err = regulator_enable(rockchip->vpcie3v3); err = regulator_enable(rockchip->vpcie3v3);
if (err) { if (err) {
dev_err(dev, "fail to enable vpcie3v3 regulator\n"); dev_err(dev, "fail to enable vpcie3v3 regulator\n");
goto err_out; goto err_disable_12v;
} }
} }
...@@ -1079,6 +1203,9 @@ static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip) ...@@ -1079,6 +1203,9 @@ static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip)
err_disable_3v3: err_disable_3v3:
if (!IS_ERR(rockchip->vpcie3v3)) if (!IS_ERR(rockchip->vpcie3v3))
regulator_disable(rockchip->vpcie3v3); regulator_disable(rockchip->vpcie3v3);
err_disable_12v:
if (!IS_ERR(rockchip->vpcie12v))
regulator_disable(rockchip->vpcie12v);
err_out: err_out:
return err; return err;
} }
...@@ -1116,7 +1243,7 @@ static int rockchip_pcie_init_irq_domain(struct rockchip_pcie *rockchip) ...@@ -1116,7 +1243,7 @@ static int rockchip_pcie_init_irq_domain(struct rockchip_pcie *rockchip)
return -EINVAL; return -EINVAL;
} }
rockchip->irq_domain = irq_domain_add_linear(intc, 4, rockchip->irq_domain = irq_domain_add_linear(intc, PCI_NUM_INTX,
&intx_domain_ops, rockchip); &intx_domain_ops, rockchip);
if (!rockchip->irq_domain) { if (!rockchip->irq_domain) {
dev_err(dev, "failed to get a INTx IRQ domain\n"); dev_err(dev, "failed to get a INTx IRQ domain\n");
...@@ -1270,6 +1397,56 @@ static int rockchip_pcie_wait_l2(struct rockchip_pcie *rockchip) ...@@ -1270,6 +1397,56 @@ static int rockchip_pcie_wait_l2(struct rockchip_pcie *rockchip)
return 0; return 0;
} }
static int rockchip_pcie_enable_clocks(struct rockchip_pcie *rockchip)
{
struct device *dev = rockchip->dev;
int err;
err = clk_prepare_enable(rockchip->aclk_pcie);
if (err) {
dev_err(dev, "unable to enable aclk_pcie clock\n");
return err;
}
err = clk_prepare_enable(rockchip->aclk_perf_pcie);
if (err) {
dev_err(dev, "unable to enable aclk_perf_pcie clock\n");
goto err_aclk_perf_pcie;
}
err = clk_prepare_enable(rockchip->hclk_pcie);
if (err) {
dev_err(dev, "unable to enable hclk_pcie clock\n");
goto err_hclk_pcie;
}
err = clk_prepare_enable(rockchip->clk_pcie_pm);
if (err) {
dev_err(dev, "unable to enable clk_pcie_pm clock\n");
goto err_clk_pcie_pm;
}
return 0;
err_clk_pcie_pm:
clk_disable_unprepare(rockchip->hclk_pcie);
err_hclk_pcie:
clk_disable_unprepare(rockchip->aclk_perf_pcie);
err_aclk_perf_pcie:
clk_disable_unprepare(rockchip->aclk_pcie);
return err;
}
static void rockchip_pcie_disable_clocks(void *data)
{
struct rockchip_pcie *rockchip = data;
clk_disable_unprepare(rockchip->clk_pcie_pm);
clk_disable_unprepare(rockchip->hclk_pcie);
clk_disable_unprepare(rockchip->aclk_perf_pcie);
clk_disable_unprepare(rockchip->aclk_pcie);
}
static int __maybe_unused rockchip_pcie_suspend_noirq(struct device *dev) static int __maybe_unused rockchip_pcie_suspend_noirq(struct device *dev)
{ {
struct rockchip_pcie *rockchip = dev_get_drvdata(dev); struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
...@@ -1286,13 +1463,9 @@ static int __maybe_unused rockchip_pcie_suspend_noirq(struct device *dev) ...@@ -1286,13 +1463,9 @@ static int __maybe_unused rockchip_pcie_suspend_noirq(struct device *dev)
return ret; return ret;
} }
phy_power_off(rockchip->phy); rockchip_pcie_deinit_phys(rockchip);
phy_exit(rockchip->phy);
clk_disable_unprepare(rockchip->clk_pcie_pm); rockchip_pcie_disable_clocks(rockchip);
clk_disable_unprepare(rockchip->hclk_pcie);
clk_disable_unprepare(rockchip->aclk_perf_pcie);
clk_disable_unprepare(rockchip->aclk_pcie);
if (!IS_ERR(rockchip->vpcie0v9)) if (!IS_ERR(rockchip->vpcie0v9))
regulator_disable(rockchip->vpcie0v9); regulator_disable(rockchip->vpcie0v9);
...@@ -1313,21 +1486,9 @@ static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev) ...@@ -1313,21 +1486,9 @@ static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev)
} }
} }
err = clk_prepare_enable(rockchip->clk_pcie_pm); err = rockchip_pcie_enable_clocks(rockchip);
if (err) if (err)
goto err_pcie_pm; goto err_disable_0v9;
err = clk_prepare_enable(rockchip->hclk_pcie);
if (err)
goto err_hclk_pcie;
err = clk_prepare_enable(rockchip->aclk_perf_pcie);
if (err)
goto err_aclk_perf_pcie;
err = clk_prepare_enable(rockchip->aclk_pcie);
if (err)
goto err_aclk_pcie;
err = rockchip_pcie_init_port(rockchip); err = rockchip_pcie_init_port(rockchip);
if (err) if (err)
...@@ -1335,7 +1496,7 @@ static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev) ...@@ -1335,7 +1496,7 @@ static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev)
err = rockchip_pcie_cfg_atu(rockchip); err = rockchip_pcie_cfg_atu(rockchip);
if (err) if (err)
goto err_pcie_resume; goto err_err_deinit_port;
/* Need this to enter L1 again */ /* Need this to enter L1 again */
rockchip_pcie_update_txcredit_mui(rockchip); rockchip_pcie_update_txcredit_mui(rockchip);
...@@ -1343,15 +1504,13 @@ static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev) ...@@ -1343,15 +1504,13 @@ static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev)
return 0; return 0;
err_err_deinit_port:
rockchip_pcie_deinit_phys(rockchip);
err_pcie_resume: err_pcie_resume:
clk_disable_unprepare(rockchip->aclk_pcie); rockchip_pcie_disable_clocks(rockchip);
err_aclk_pcie: err_disable_0v9:
clk_disable_unprepare(rockchip->aclk_perf_pcie); if (!IS_ERR(rockchip->vpcie0v9))
err_aclk_perf_pcie: regulator_disable(rockchip->vpcie0v9);
clk_disable_unprepare(rockchip->hclk_pcie);
err_hclk_pcie:
clk_disable_unprepare(rockchip->clk_pcie_pm);
err_pcie_pm:
return err; return err;
} }
...@@ -1385,29 +1544,9 @@ static int rockchip_pcie_probe(struct platform_device *pdev) ...@@ -1385,29 +1544,9 @@ static int rockchip_pcie_probe(struct platform_device *pdev)
if (err) if (err)
return err; return err;
err = clk_prepare_enable(rockchip->aclk_pcie); err = rockchip_pcie_enable_clocks(rockchip);
if (err) { if (err)
dev_err(dev, "unable to enable aclk_pcie clock\n"); return err;
goto err_aclk_pcie;
}
err = clk_prepare_enable(rockchip->aclk_perf_pcie);
if (err) {
dev_err(dev, "unable to enable aclk_perf_pcie clock\n");
goto err_aclk_perf_pcie;
}
err = clk_prepare_enable(rockchip->hclk_pcie);
if (err) {
dev_err(dev, "unable to enable hclk_pcie clock\n");
goto err_hclk_pcie;
}
err = clk_prepare_enable(rockchip->clk_pcie_pm);
if (err) {
dev_err(dev, "unable to enable hclk_pcie clock\n");
goto err_pcie_pm;
}
err = rockchip_pcie_set_vpcie(rockchip); err = rockchip_pcie_set_vpcie(rockchip);
if (err) { if (err) {
...@@ -1423,12 +1562,12 @@ static int rockchip_pcie_probe(struct platform_device *pdev) ...@@ -1423,12 +1562,12 @@ static int rockchip_pcie_probe(struct platform_device *pdev)
err = rockchip_pcie_init_irq_domain(rockchip); err = rockchip_pcie_init_irq_domain(rockchip);
if (err < 0) if (err < 0)
goto err_vpcie; goto err_deinit_port;
err = of_pci_get_host_bridge_resources(dev->of_node, 0, 0xff, err = of_pci_get_host_bridge_resources(dev->of_node, 0, 0xff,
&res, &io_base); &res, &io_base);
if (err) if (err)
goto err_vpcie; goto err_remove_irq_domain;
err = devm_request_pci_bus_resources(dev, &res); err = devm_request_pci_bus_resources(dev, &res);
if (err) if (err)
...@@ -1466,12 +1605,12 @@ static int rockchip_pcie_probe(struct platform_device *pdev) ...@@ -1466,12 +1605,12 @@ static int rockchip_pcie_probe(struct platform_device *pdev)
err = rockchip_pcie_cfg_atu(rockchip); err = rockchip_pcie_cfg_atu(rockchip);
if (err) if (err)
goto err_free_res; goto err_unmap_iospace;
rockchip->msg_region = devm_ioremap(dev, rockchip->msg_bus_addr, SZ_1M); rockchip->msg_region = devm_ioremap(dev, rockchip->msg_bus_addr, SZ_1M);
if (!rockchip->msg_region) { if (!rockchip->msg_region) {
err = -ENOMEM; err = -ENOMEM;
goto err_free_res; goto err_unmap_iospace;
} }
list_splice_init(&res, &bridge->windows); list_splice_init(&res, &bridge->windows);
...@@ -1484,7 +1623,7 @@ static int rockchip_pcie_probe(struct platform_device *pdev) ...@@ -1484,7 +1623,7 @@ static int rockchip_pcie_probe(struct platform_device *pdev)
err = pci_scan_root_bus_bridge(bridge); err = pci_scan_root_bus_bridge(bridge);
if (err < 0) if (err < 0)
goto err_free_res; goto err_unmap_iospace;
bus = bridge->bus; bus = bridge->bus;
...@@ -1498,9 +1637,17 @@ static int rockchip_pcie_probe(struct platform_device *pdev) ...@@ -1498,9 +1637,17 @@ static int rockchip_pcie_probe(struct platform_device *pdev)
pci_bus_add_devices(bus); pci_bus_add_devices(bus);
return 0; return 0;
err_unmap_iospace:
pci_unmap_iospace(rockchip->io);
err_free_res: err_free_res:
pci_free_resource_list(&res); pci_free_resource_list(&res);
err_remove_irq_domain:
irq_domain_remove(rockchip->irq_domain);
err_deinit_port:
rockchip_pcie_deinit_phys(rockchip);
err_vpcie: err_vpcie:
if (!IS_ERR(rockchip->vpcie12v))
regulator_disable(rockchip->vpcie12v);
if (!IS_ERR(rockchip->vpcie3v3)) if (!IS_ERR(rockchip->vpcie3v3))
regulator_disable(rockchip->vpcie3v3); regulator_disable(rockchip->vpcie3v3);
if (!IS_ERR(rockchip->vpcie1v8)) if (!IS_ERR(rockchip->vpcie1v8))
...@@ -1508,14 +1655,7 @@ static int rockchip_pcie_probe(struct platform_device *pdev) ...@@ -1508,14 +1655,7 @@ static int rockchip_pcie_probe(struct platform_device *pdev)
if (!IS_ERR(rockchip->vpcie0v9)) if (!IS_ERR(rockchip->vpcie0v9))
regulator_disable(rockchip->vpcie0v9); regulator_disable(rockchip->vpcie0v9);
err_set_vpcie: err_set_vpcie:
clk_disable_unprepare(rockchip->clk_pcie_pm); rockchip_pcie_disable_clocks(rockchip);
err_pcie_pm:
clk_disable_unprepare(rockchip->hclk_pcie);
err_hclk_pcie:
clk_disable_unprepare(rockchip->aclk_perf_pcie);
err_aclk_perf_pcie:
clk_disable_unprepare(rockchip->aclk_pcie);
err_aclk_pcie:
return err; return err;
} }
...@@ -1529,14 +1669,12 @@ static int rockchip_pcie_remove(struct platform_device *pdev) ...@@ -1529,14 +1669,12 @@ static int rockchip_pcie_remove(struct platform_device *pdev)
pci_unmap_iospace(rockchip->io); pci_unmap_iospace(rockchip->io);
irq_domain_remove(rockchip->irq_domain); irq_domain_remove(rockchip->irq_domain);
phy_power_off(rockchip->phy); rockchip_pcie_deinit_phys(rockchip);
phy_exit(rockchip->phy);
clk_disable_unprepare(rockchip->clk_pcie_pm); rockchip_pcie_disable_clocks(rockchip);
clk_disable_unprepare(rockchip->hclk_pcie);
clk_disable_unprepare(rockchip->aclk_perf_pcie);
clk_disable_unprepare(rockchip->aclk_pcie);
if (!IS_ERR(rockchip->vpcie12v))
regulator_disable(rockchip->vpcie12v);
if (!IS_ERR(rockchip->vpcie3v3)) if (!IS_ERR(rockchip->vpcie3v3))
regulator_disable(rockchip->vpcie3v3); regulator_disable(rockchip->vpcie3v3);
if (!IS_ERR(rockchip->vpcie1v8)) if (!IS_ERR(rockchip->vpcie1v8))
......
...@@ -73,10 +73,38 @@ struct rockchip_pcie_data { ...@@ -73,10 +73,38 @@ struct rockchip_pcie_data {
struct rockchip_pcie_phy { struct rockchip_pcie_phy {
struct rockchip_pcie_data *phy_data; struct rockchip_pcie_data *phy_data;
struct regmap *reg_base; struct regmap *reg_base;
struct phy_pcie_instance {
struct phy *phy;
u32 index;
} phys[PHY_MAX_LANE_NUM];
struct mutex pcie_mutex;
struct reset_control *phy_rst; struct reset_control *phy_rst;
struct clk *clk_pciephy_ref; struct clk *clk_pciephy_ref;
int pwr_cnt;
int init_cnt;
}; };
static struct rockchip_pcie_phy *to_pcie_phy(struct phy_pcie_instance *inst)
{
return container_of(inst, struct rockchip_pcie_phy,
phys[inst->index]);
}
static struct phy *rockchip_pcie_phy_of_xlate(struct device *dev,
struct of_phandle_args *args)
{
struct rockchip_pcie_phy *rk_phy = dev_get_drvdata(dev);
if (args->args_count == 0)
return rk_phy->phys[0].phy;
if (WARN_ON(args->args[0] >= PHY_MAX_LANE_NUM))
return ERR_PTR(-ENODEV);
return rk_phy->phys[args->args[0]].phy;
}
static inline void phy_wr_cfg(struct rockchip_pcie_phy *rk_phy, static inline void phy_wr_cfg(struct rockchip_pcie_phy *rk_phy,
u32 addr, u32 data) u32 addr, u32 data)
{ {
...@@ -116,29 +144,59 @@ static inline u32 phy_rd_cfg(struct rockchip_pcie_phy *rk_phy, ...@@ -116,29 +144,59 @@ static inline u32 phy_rd_cfg(struct rockchip_pcie_phy *rk_phy,
static int rockchip_pcie_phy_power_off(struct phy *phy) static int rockchip_pcie_phy_power_off(struct phy *phy)
{ {
struct rockchip_pcie_phy *rk_phy = phy_get_drvdata(phy); struct phy_pcie_instance *inst = phy_get_drvdata(phy);
struct rockchip_pcie_phy *rk_phy = to_pcie_phy(inst);
int err = 0; int err = 0;
mutex_lock(&rk_phy->pcie_mutex);
regmap_write(rk_phy->reg_base,
rk_phy->phy_data->pcie_laneoff,
HIWORD_UPDATE(PHY_LANE_IDLE_OFF,
PHY_LANE_IDLE_MASK,
PHY_LANE_IDLE_A_SHIFT + inst->index));
if (--rk_phy->pwr_cnt)
goto err_out;
err = reset_control_assert(rk_phy->phy_rst); err = reset_control_assert(rk_phy->phy_rst);
if (err) { if (err) {
dev_err(&phy->dev, "assert phy_rst err %d\n", err); dev_err(&phy->dev, "assert phy_rst err %d\n", err);
return err; goto err_restore;
} }
err_out:
mutex_unlock(&rk_phy->pcie_mutex);
return 0; return 0;
err_restore:
rk_phy->pwr_cnt++;
regmap_write(rk_phy->reg_base,
rk_phy->phy_data->pcie_laneoff,
HIWORD_UPDATE(!PHY_LANE_IDLE_OFF,
PHY_LANE_IDLE_MASK,
PHY_LANE_IDLE_A_SHIFT + inst->index));
mutex_unlock(&rk_phy->pcie_mutex);
return err;
} }
static int rockchip_pcie_phy_power_on(struct phy *phy) static int rockchip_pcie_phy_power_on(struct phy *phy)
{ {
struct rockchip_pcie_phy *rk_phy = phy_get_drvdata(phy); struct phy_pcie_instance *inst = phy_get_drvdata(phy);
struct rockchip_pcie_phy *rk_phy = to_pcie_phy(inst);
int err = 0; int err = 0;
u32 status; u32 status;
unsigned long timeout; unsigned long timeout;
mutex_lock(&rk_phy->pcie_mutex);
if (rk_phy->pwr_cnt++)
goto err_out;
err = reset_control_deassert(rk_phy->phy_rst); err = reset_control_deassert(rk_phy->phy_rst);
if (err) { if (err) {
dev_err(&phy->dev, "deassert phy_rst err %d\n", err); dev_err(&phy->dev, "deassert phy_rst err %d\n", err);
return err; goto err_pwr_cnt;
} }
regmap_write(rk_phy->reg_base, rk_phy->phy_data->pcie_conf, regmap_write(rk_phy->reg_base, rk_phy->phy_data->pcie_conf,
...@@ -146,6 +204,12 @@ static int rockchip_pcie_phy_power_on(struct phy *phy) ...@@ -146,6 +204,12 @@ static int rockchip_pcie_phy_power_on(struct phy *phy)
PHY_CFG_ADDR_MASK, PHY_CFG_ADDR_MASK,
PHY_CFG_ADDR_SHIFT)); PHY_CFG_ADDR_SHIFT));
regmap_write(rk_phy->reg_base,
rk_phy->phy_data->pcie_laneoff,
HIWORD_UPDATE(!PHY_LANE_IDLE_OFF,
PHY_LANE_IDLE_MASK,
PHY_LANE_IDLE_A_SHIFT + inst->index));
/* /*
* No documented timeout value for phy operation below, * No documented timeout value for phy operation below,
* so we make it large enough here. And we use loop-break * so we make it large enough here. And we use loop-break
...@@ -214,18 +278,29 @@ static int rockchip_pcie_phy_power_on(struct phy *phy) ...@@ -214,18 +278,29 @@ static int rockchip_pcie_phy_power_on(struct phy *phy)
goto err_pll_lock; goto err_pll_lock;
} }
err_out:
mutex_unlock(&rk_phy->pcie_mutex);
return 0; return 0;
err_pll_lock: err_pll_lock:
reset_control_assert(rk_phy->phy_rst); reset_control_assert(rk_phy->phy_rst);
err_pwr_cnt:
rk_phy->pwr_cnt--;
mutex_unlock(&rk_phy->pcie_mutex);
return err; return err;
} }
static int rockchip_pcie_phy_init(struct phy *phy) static int rockchip_pcie_phy_init(struct phy *phy)
{ {
struct rockchip_pcie_phy *rk_phy = phy_get_drvdata(phy); struct phy_pcie_instance *inst = phy_get_drvdata(phy);
struct rockchip_pcie_phy *rk_phy = to_pcie_phy(inst);
int err = 0; int err = 0;
mutex_lock(&rk_phy->pcie_mutex);
if (rk_phy->init_cnt++)
goto err_out;
err = clk_prepare_enable(rk_phy->clk_pciephy_ref); err = clk_prepare_enable(rk_phy->clk_pciephy_ref);
if (err) { if (err) {
dev_err(&phy->dev, "Fail to enable pcie ref clock.\n"); dev_err(&phy->dev, "Fail to enable pcie ref clock.\n");
...@@ -238,20 +313,33 @@ static int rockchip_pcie_phy_init(struct phy *phy) ...@@ -238,20 +313,33 @@ static int rockchip_pcie_phy_init(struct phy *phy)
goto err_reset; goto err_reset;
} }
return err; err_out:
mutex_unlock(&rk_phy->pcie_mutex);
return 0;
err_reset: err_reset:
clk_disable_unprepare(rk_phy->clk_pciephy_ref); clk_disable_unprepare(rk_phy->clk_pciephy_ref);
err_refclk: err_refclk:
rk_phy->init_cnt--;
mutex_unlock(&rk_phy->pcie_mutex);
return err; return err;
} }
static int rockchip_pcie_phy_exit(struct phy *phy) static int rockchip_pcie_phy_exit(struct phy *phy)
{ {
struct rockchip_pcie_phy *rk_phy = phy_get_drvdata(phy); struct phy_pcie_instance *inst = phy_get_drvdata(phy);
struct rockchip_pcie_phy *rk_phy = to_pcie_phy(inst);
mutex_lock(&rk_phy->pcie_mutex);
if (--rk_phy->init_cnt)
goto err_init_cnt;
clk_disable_unprepare(rk_phy->clk_pciephy_ref); clk_disable_unprepare(rk_phy->clk_pciephy_ref);
err_init_cnt:
mutex_unlock(&rk_phy->pcie_mutex);
return 0; return 0;
} }
...@@ -283,10 +371,11 @@ static int rockchip_pcie_phy_probe(struct platform_device *pdev) ...@@ -283,10 +371,11 @@ static int rockchip_pcie_phy_probe(struct platform_device *pdev)
{ {
struct device *dev = &pdev->dev; struct device *dev = &pdev->dev;
struct rockchip_pcie_phy *rk_phy; struct rockchip_pcie_phy *rk_phy;
struct phy *generic_phy;
struct phy_provider *phy_provider; struct phy_provider *phy_provider;
struct regmap *grf; struct regmap *grf;
const struct of_device_id *of_id; const struct of_device_id *of_id;
int i;
u32 phy_num;
grf = syscon_node_to_regmap(dev->parent->of_node); grf = syscon_node_to_regmap(dev->parent->of_node);
if (IS_ERR(grf)) { if (IS_ERR(grf)) {
...@@ -305,6 +394,8 @@ static int rockchip_pcie_phy_probe(struct platform_device *pdev) ...@@ -305,6 +394,8 @@ static int rockchip_pcie_phy_probe(struct platform_device *pdev)
rk_phy->phy_data = (struct rockchip_pcie_data *)of_id->data; rk_phy->phy_data = (struct rockchip_pcie_data *)of_id->data;
rk_phy->reg_base = grf; rk_phy->reg_base = grf;
mutex_init(&rk_phy->pcie_mutex);
rk_phy->phy_rst = devm_reset_control_get(dev, "phy"); rk_phy->phy_rst = devm_reset_control_get(dev, "phy");
if (IS_ERR(rk_phy->phy_rst)) { if (IS_ERR(rk_phy->phy_rst)) {
if (PTR_ERR(rk_phy->phy_rst) != -EPROBE_DEFER) if (PTR_ERR(rk_phy->phy_rst) != -EPROBE_DEFER)
...@@ -319,14 +410,26 @@ static int rockchip_pcie_phy_probe(struct platform_device *pdev) ...@@ -319,14 +410,26 @@ static int rockchip_pcie_phy_probe(struct platform_device *pdev)
return PTR_ERR(rk_phy->clk_pciephy_ref); return PTR_ERR(rk_phy->clk_pciephy_ref);
} }
generic_phy = devm_phy_create(dev, dev->of_node, &ops); /* parse #phy-cells to see if it's legacy PHY model */
if (IS_ERR(generic_phy)) { if (of_property_read_u32(dev->of_node, "#phy-cells", &phy_num))
dev_err(dev, "failed to create PHY\n"); return -ENOENT;
return PTR_ERR(generic_phy);
phy_num = (phy_num == 0) ? 1 : PHY_MAX_LANE_NUM;
dev_dbg(dev, "phy number is %d\n", phy_num);
for (i = 0; i < phy_num; i++) {
rk_phy->phys[i].phy = devm_phy_create(dev, dev->of_node, &ops);
if (IS_ERR(rk_phy->phys[i].phy)) {
dev_err(dev, "failed to create PHY%d\n", i);
return PTR_ERR(rk_phy->phys[i].phy);
}
rk_phy->phys[i].index = i;
phy_set_drvdata(rk_phy->phys[i].phy, &rk_phy->phys[i]);
} }
phy_set_drvdata(generic_phy, rk_phy); platform_set_drvdata(pdev, rk_phy);
phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); phy_provider = devm_of_phy_provider_register(dev,
rockchip_pcie_phy_of_xlate);
return PTR_ERR_OR_ZERO(phy_provider); return PTR_ERR_OR_ZERO(phy_provider);
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment