Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kirill Smelkov
linux
Commits
9696b971
Commit
9696b971
authored
Aug 23, 2003
by
David S. Miller
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
[SPARC64]: Add some missing PCI error reporting.
parent
6cf73674
Changes
3
Show whitespace changes
Inline
Side-by-side
Showing
3 changed files
with
166 additions
and
31 deletions
+166
-31
arch/sparc64/kernel/pci_psycho.c
arch/sparc64/kernel/pci_psycho.c
+43
-1
arch/sparc64/kernel/pci_sabre.c
arch/sparc64/kernel/pci_sabre.c
+40
-1
arch/sparc64/kernel/pci_schizo.c
arch/sparc64/kernel/pci_schizo.c
+83
-29
No files found.
arch/sparc64/kernel/pci_psycho.c
View file @
9696b971
...
@@ -874,6 +874,46 @@ static irqreturn_t psycho_ce_intr(int irq, void *dev_id, struct pt_regs *regs)
...
@@ -874,6 +874,46 @@ static irqreturn_t psycho_ce_intr(int irq, void *dev_id, struct pt_regs *regs)
#define PSYCHO_PCI_AFAR_A 0x2018UL
#define PSYCHO_PCI_AFAR_A 0x2018UL
#define PSYCHO_PCI_AFAR_B 0x4018UL
#define PSYCHO_PCI_AFAR_B 0x4018UL
static
irqreturn_t
psycho_pcierr_intr_other
(
struct
pci_pbm_info
*
pbm
,
int
is_pbm_a
)
{
unsigned
long
csr_reg
,
csr
,
csr_error_bits
;
irqreturn_t
ret
=
IRQ_NONE
;
u16
stat
;
if
(
is_pbm_a
)
{
csr_reg
=
pbm
->
controller_regs
+
PSYCHO_PCIA_CTRL
;
}
else
{
csr_reg
=
pbm
->
controller_regs
+
PSYCHO_PCIB_CTRL
;
}
csr
=
psycho_read
(
csr_reg
);
csr_error_bits
=
csr
&
(
PSYCHO_PCICTRL_SBH_ERR
|
PSYCHO_PCICTRL_SERR
);
if
(
csr_error_bits
)
{
/* Clear the errors. */
psycho_write
(
csr_reg
,
csr
);
/* Log 'em. */
if
(
csr_error_bits
&
PSYCHO_PCICTRL_SBH_ERR
)
printk
(
"%s: PCI streaming byte hole error asserted.
\n
"
,
pbm
->
name
);
if
(
csr_error_bits
&
PSYCHO_PCICTRL_SERR
)
printk
(
"%s: PCI SERR signal asserted.
\n
"
,
pbm
->
name
);
ret
=
IRQ_HANDLED
;
}
pci_read_config_word
(
pbm
->
pci_bus
->
self
,
PCI_STATUS
,
&
stat
);
if
(
stat
&
(
PCI_STATUS_PARITY
|
PCI_STATUS_SIG_TARGET_ABORT
|
PCI_STATUS_REC_TARGET_ABORT
|
PCI_STATUS_REC_MASTER_ABORT
|
PCI_STATUS_SIG_SYSTEM_ERROR
))
{
printk
(
"%s: PCI bus error, PCI_STATUS[%04x]
\n
"
,
pbm
->
name
,
stat
);
pci_write_config_word
(
pbm
->
pci_bus
->
self
,
PCI_STATUS
,
0xffff
);
ret
=
IRQ_HANDLED
;
}
return
ret
;
}
static
irqreturn_t
psycho_pcierr_intr
(
int
irq
,
void
*
dev_id
,
struct
pt_regs
*
regs
)
static
irqreturn_t
psycho_pcierr_intr
(
int
irq
,
void
*
dev_id
,
struct
pt_regs
*
regs
)
{
{
struct
pci_pbm_info
*
pbm
=
dev_id
;
struct
pci_pbm_info
*
pbm
=
dev_id
;
...
@@ -902,7 +942,7 @@ static irqreturn_t psycho_pcierr_intr(int irq, void *dev_id, struct pt_regs *reg
...
@@ -902,7 +942,7 @@ static irqreturn_t psycho_pcierr_intr(int irq, void *dev_id, struct pt_regs *reg
PSYCHO_PCIAFSR_SMA
|
PSYCHO_PCIAFSR_STA
|
PSYCHO_PCIAFSR_SMA
|
PSYCHO_PCIAFSR_STA
|
PSYCHO_PCIAFSR_SRTRY
|
PSYCHO_PCIAFSR_SPERR
);
PSYCHO_PCIAFSR_SRTRY
|
PSYCHO_PCIAFSR_SPERR
);
if
(
!
error_bits
)
if
(
!
error_bits
)
return
IRQ_NONE
;
return
psycho_pcierr_intr_other
(
pbm
,
is_pbm_a
)
;
psycho_write
(
afsr_reg
,
error_bits
);
psycho_write
(
afsr_reg
,
error_bits
);
/* Log the error. */
/* Log the error. */
...
@@ -1008,6 +1048,7 @@ static void __init psycho_register_error_handlers(struct pci_controller_info *p)
...
@@ -1008,6 +1048,7 @@ static void __init psycho_register_error_handlers(struct pci_controller_info *p)
prom_halt
();
prom_halt
();
}
}
pbm
=
&
p
->
pbm_A
;
irq
=
psycho_irq_build
(
pbm
,
NULL
,
(
portid
<<
6
)
|
PSYCHO_PCIERR_A_INO
);
irq
=
psycho_irq_build
(
pbm
,
NULL
,
(
portid
<<
6
)
|
PSYCHO_PCIERR_A_INO
);
if
(
request_irq
(
irq
,
psycho_pcierr_intr
,
if
(
request_irq
(
irq
,
psycho_pcierr_intr
,
SA_SHIRQ
,
"PSYCHO PCIERR"
,
&
p
->
pbm_A
)
<
0
)
{
SA_SHIRQ
,
"PSYCHO PCIERR"
,
&
p
->
pbm_A
)
<
0
)
{
...
@@ -1016,6 +1057,7 @@ static void __init psycho_register_error_handlers(struct pci_controller_info *p)
...
@@ -1016,6 +1057,7 @@ static void __init psycho_register_error_handlers(struct pci_controller_info *p)
prom_halt
();
prom_halt
();
}
}
pbm
=
&
p
->
pbm_B
;
irq
=
psycho_irq_build
(
pbm
,
NULL
,
(
portid
<<
6
)
|
PSYCHO_PCIERR_B_INO
);
irq
=
psycho_irq_build
(
pbm
,
NULL
,
(
portid
<<
6
)
|
PSYCHO_PCIERR_B_INO
);
if
(
request_irq
(
irq
,
psycho_pcierr_intr
,
if
(
request_irq
(
irq
,
psycho_pcierr_intr
,
SA_SHIRQ
,
"PSYCHO PCIERR"
,
&
p
->
pbm_B
)
<
0
)
{
SA_SHIRQ
,
"PSYCHO PCIERR"
,
&
p
->
pbm_B
)
<
0
)
{
...
...
arch/sparc64/kernel/pci_sabre.c
View file @
9696b971
...
@@ -221,6 +221,7 @@
...
@@ -221,6 +221,7 @@
((unsigned long)(REG)))
((unsigned long)(REG)))
static
int
hummingbird_p
;
static
int
hummingbird_p
;
static
struct
pci_bus
*
sabre_root_bus
;
static
void
*
sabre_pci_config_mkaddr
(
struct
pci_pbm_info
*
pbm
,
static
void
*
sabre_pci_config_mkaddr
(
struct
pci_pbm_info
*
pbm
,
unsigned
char
bus
,
unsigned
char
bus
,
...
@@ -860,6 +861,42 @@ static irqreturn_t sabre_ce_intr(int irq, void *dev_id, struct pt_regs *regs)
...
@@ -860,6 +861,42 @@ static irqreturn_t sabre_ce_intr(int irq, void *dev_id, struct pt_regs *regs)
return
IRQ_HANDLED
;
return
IRQ_HANDLED
;
}
}
static
irqreturn_t
sabre_pcierr_intr_other
(
struct
pci_controller_info
*
p
)
{
unsigned
long
csr_reg
,
csr
,
csr_error_bits
;
irqreturn_t
ret
=
IRQ_NONE
;
u16
stat
;
csr_reg
=
p
->
pbm_A
.
controller_regs
+
SABRE_PCICTRL
;
csr
=
sabre_read
(
csr_reg
);
csr_error_bits
=
csr
&
SABRE_PCICTRL_SERR
;
if
(
csr_error_bits
)
{
/* Clear the errors. */
sabre_write
(
csr_reg
,
csr
);
/* Log 'em. */
if
(
csr_error_bits
&
SABRE_PCICTRL_SERR
)
printk
(
"SABRE%d: PCI SERR signal asserted.
\n
"
,
p
->
index
);
ret
=
IRQ_HANDLED
;
}
pci_read_config_word
(
sabre_root_bus
->
self
,
PCI_STATUS
,
&
stat
);
if
(
stat
&
(
PCI_STATUS_PARITY
|
PCI_STATUS_SIG_TARGET_ABORT
|
PCI_STATUS_REC_TARGET_ABORT
|
PCI_STATUS_REC_MASTER_ABORT
|
PCI_STATUS_SIG_SYSTEM_ERROR
))
{
printk
(
"SABRE%d: PCI bus error, PCI_STATUS[%04x]
\n
"
,
p
->
index
,
stat
);
pci_write_config_word
(
sabre_root_bus
->
self
,
PCI_STATUS
,
0xffff
);
ret
=
IRQ_HANDLED
;
}
return
ret
;
}
static
irqreturn_t
sabre_pcierr_intr
(
int
irq
,
void
*
dev_id
,
struct
pt_regs
*
regs
)
static
irqreturn_t
sabre_pcierr_intr
(
int
irq
,
void
*
dev_id
,
struct
pt_regs
*
regs
)
{
{
struct
pci_controller_info
*
p
=
dev_id
;
struct
pci_controller_info
*
p
=
dev_id
;
...
@@ -881,7 +918,7 @@ static irqreturn_t sabre_pcierr_intr(int irq, void *dev_id, struct pt_regs *regs
...
@@ -881,7 +918,7 @@ static irqreturn_t sabre_pcierr_intr(int irq, void *dev_id, struct pt_regs *regs
SABRE_PIOAFSR_SMA
|
SABRE_PIOAFSR_STA
|
SABRE_PIOAFSR_SMA
|
SABRE_PIOAFSR_STA
|
SABRE_PIOAFSR_SRTRY
|
SABRE_PIOAFSR_SPERR
);
SABRE_PIOAFSR_SRTRY
|
SABRE_PIOAFSR_SPERR
);
if
(
!
error_bits
)
if
(
!
error_bits
)
return
IRQ_NONE
;
return
sabre_pcierr_intr_other
(
p
)
;
sabre_write
(
afsr_reg
,
error_bits
);
sabre_write
(
afsr_reg
,
error_bits
);
/* Log the error. */
/* Log the error. */
...
@@ -1168,6 +1205,8 @@ static void __init sabre_scan_bus(struct pci_controller_info *p)
...
@@ -1168,6 +1205,8 @@ static void __init sabre_scan_bus(struct pci_controller_info *p)
pci_fixup_host_bridge_self
(
sabre_bus
);
pci_fixup_host_bridge_self
(
sabre_bus
);
sabre_bus
->
self
->
sysdata
=
cookie
;
sabre_bus
->
self
->
sysdata
=
cookie
;
sabre_root_bus
=
sabre_bus
;
apb_init
(
p
,
sabre_bus
);
apb_init
(
p
,
sabre_bus
);
sabres_scanned
=
0
;
sabres_scanned
=
0
;
...
...
arch/sparc64/kernel/pci_schizo.c
View file @
9696b971
...
@@ -845,6 +845,88 @@ static irqreturn_t schizo_ce_intr(int irq, void *dev_id, struct pt_regs *regs)
...
@@ -845,6 +845,88 @@ static irqreturn_t schizo_ce_intr(int irq, void *dev_id, struct pt_regs *regs)
#define SCHIZO_PCIAFSR_MEM 0x0000000020000000UL
/* Schizo/Tomatillo */
#define SCHIZO_PCIAFSR_MEM 0x0000000020000000UL
/* Schizo/Tomatillo */
#define SCHIZO_PCIAFSR_IO 0x0000000010000000UL
/* Schizo/Tomatillo */
#define SCHIZO_PCIAFSR_IO 0x0000000010000000UL
/* Schizo/Tomatillo */
#define SCHIZO_PCI_CTRL (0x2000UL)
#define SCHIZO_PCICTRL_BUS_UNUS (1UL << 63UL)
/* Safari */
#define SCHIZO_PCICTRL_ARB_PRIO (0x1ff << 52UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_ESLCK (1UL << 51UL)
/* Safari */
#define SCHIZO_PCICTRL_ERRSLOT (7UL << 48UL)
/* Safari */
#define SCHIZO_PCICTRL_TTO_ERR (1UL << 38UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_RTRY_ERR (1UL << 37UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_DTO_ERR (1UL << 36UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_SBH_ERR (1UL << 35UL)
/* Safari */
#define SCHIZO_PCICTRL_SERR (1UL << 34UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_PCISPD (1UL << 33UL)
/* Safari */
#define SCHIZO_PCICTRL_MRM_PREF (1UL << 28UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_RDO_PREF (1UL << 27UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_RDL_PREF (1UL << 26UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_PTO (3UL << 24UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_PTO_SHIFT 24UL
#define SCHIZO_PCICTRL_TRWSW (7UL << 21UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_F_TGT_A (1UL << 20UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_S_DTO_INT (1UL << 19UL)
/* Safari */
#define SCHIZO_PCICTRL_F_TGT_RT (1UL << 19UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_SBH_INT (1UL << 18UL)
/* Safari */
#define SCHIZO_PCICTRL_T_DTO_INT (1UL << 18UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_EEN (1UL << 17UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_PARK (1UL << 16UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_PCIRST (1UL << 8UL)
/* Safari */
#define SCHIZO_PCICTRL_ARB_S (0x3fUL << 0UL)
/* Safari */
#define SCHIZO_PCICTRL_ARB_T (0xffUL << 0UL)
/* Tomatillo */
static
irqreturn_t
schizo_pcierr_intr_other
(
struct
pci_pbm_info
*
pbm
)
{
unsigned
long
csr_reg
,
csr
,
csr_error_bits
;
irqreturn_t
ret
=
IRQ_NONE
;
u16
stat
;
csr_reg
=
pbm
->
pbm_regs
+
SCHIZO_PCI_CTRL
;
csr
=
schizo_read
(
csr_reg
);
csr_error_bits
=
csr
&
(
SCHIZO_PCICTRL_BUS_UNUS
|
SCHIZO_PCICTRL_TTO_ERR
|
SCHIZO_PCICTRL_RTRY_ERR
|
SCHIZO_PCICTRL_DTO_ERR
|
SCHIZO_PCICTRL_SBH_ERR
|
SCHIZO_PCICTRL_SERR
);
if
(
csr_error_bits
)
{
/* Clear the errors. */
schizo_write
(
csr_reg
,
csr
);
/* Log 'em. */
if
(
csr_error_bits
&
SCHIZO_PCICTRL_BUS_UNUS
)
printk
(
"%s: Bus unusable error asserted.
\n
"
,
pbm
->
name
);
if
(
csr_error_bits
&
SCHIZO_PCICTRL_TTO_ERR
)
printk
(
"%s: PCI TRDY# timeout error asserted.
\n
"
,
pbm
->
name
);
if
(
csr_error_bits
&
SCHIZO_PCICTRL_RTRY_ERR
)
printk
(
"%s: PCI excessive retry error asserted.
\n
"
,
pbm
->
name
);
if
(
csr_error_bits
&
SCHIZO_PCICTRL_DTO_ERR
)
printk
(
"%s: PCI discard timeout error asserted.
\n
"
,
pbm
->
name
);
if
(
csr_error_bits
&
SCHIZO_PCICTRL_SBH_ERR
)
printk
(
"%s: PCI streaming byte hole error asserted.
\n
"
,
pbm
->
name
);
if
(
csr_error_bits
&
SCHIZO_PCICTRL_SERR
)
printk
(
"%s: PCI SERR signal asserted.
\n
"
,
pbm
->
name
);
ret
=
IRQ_HANDLED
;
}
pci_read_config_word
(
pbm
->
pci_bus
->
self
,
PCI_STATUS
,
&
stat
);
if
(
stat
&
(
PCI_STATUS_PARITY
|
PCI_STATUS_SIG_TARGET_ABORT
|
PCI_STATUS_REC_TARGET_ABORT
|
PCI_STATUS_REC_MASTER_ABORT
|
PCI_STATUS_SIG_SYSTEM_ERROR
))
{
printk
(
"%s: PCI bus error, PCI_STATUS[%04x]
\n
"
,
pbm
->
name
,
stat
);
pci_write_config_word
(
pbm
->
pci_bus
->
self
,
PCI_STATUS
,
0xffff
);
ret
=
IRQ_HANDLED
;
}
return
ret
;
}
static
irqreturn_t
schizo_pcierr_intr
(
int
irq
,
void
*
dev_id
,
struct
pt_regs
*
regs
)
static
irqreturn_t
schizo_pcierr_intr
(
int
irq
,
void
*
dev_id
,
struct
pt_regs
*
regs
)
{
{
struct
pci_pbm_info
*
pbm
=
dev_id
;
struct
pci_pbm_info
*
pbm
=
dev_id
;
...
@@ -871,7 +953,7 @@ static irqreturn_t schizo_pcierr_intr(int irq, void *dev_id, struct pt_regs *reg
...
@@ -871,7 +953,7 @@ static irqreturn_t schizo_pcierr_intr(int irq, void *dev_id, struct pt_regs *reg
SCHIZO_PCIAFSR_SRTRY
|
SCHIZO_PCIAFSR_SPERR
|
SCHIZO_PCIAFSR_SRTRY
|
SCHIZO_PCIAFSR_SPERR
|
SCHIZO_PCIAFSR_STTO
|
SCHIZO_PCIAFSR_SUNUS
);
SCHIZO_PCIAFSR_STTO
|
SCHIZO_PCIAFSR_SUNUS
);
if
(
!
error_bits
)
if
(
!
error_bits
)
return
IRQ_NONE
;
return
schizo_pcierr_intr_other
(
pbm
)
;
schizo_write
(
afsr_reg
,
error_bits
);
schizo_write
(
afsr_reg
,
error_bits
);
/* Log the error. */
/* Log the error. */
...
@@ -1044,34 +1126,6 @@ static irqreturn_t schizo_safarierr_intr(int irq, void *dev_id, struct pt_regs *
...
@@ -1044,34 +1126,6 @@ static irqreturn_t schizo_safarierr_intr(int irq, void *dev_id, struct pt_regs *
#define SCHIZO_PCIERR_B_INO 0x33
/* PBM B PCI bus error */
#define SCHIZO_PCIERR_B_INO 0x33
/* PBM B PCI bus error */
#define SCHIZO_SERR_INO 0x34
/* Safari interface error */
#define SCHIZO_SERR_INO 0x34
/* Safari interface error */
#define SCHIZO_PCI_CTRL (0x2000UL)
#define SCHIZO_PCICTRL_BUS_UNUS (1UL << 63UL)
/* Safari */
#define SCHIZO_PCICTRL_ARB_PRIO (0x1ff << 52UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_ESLCK (1UL << 51UL)
/* Safari */
#define SCHIZO_PCICTRL_ERRSLOT (7UL << 48UL)
/* Safari */
#define SCHIZO_PCICTRL_TTO_ERR (1UL << 38UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_RTRY_ERR (1UL << 37UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_DTO_ERR (1UL << 36UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_SBH_ERR (1UL << 35UL)
/* Safari */
#define SCHIZO_PCICTRL_SERR (1UL << 34UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_PCISPD (1UL << 33UL)
/* Safari */
#define SCHIZO_PCICTRL_MRM_PREF (1UL << 28UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_RDO_PREF (1UL << 27UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_RDL_PREF (1UL << 26UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_PTO (3UL << 24UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_PTO_SHIFT 24UL
#define SCHIZO_PCICTRL_TRWSW (7UL << 21UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_F_TGT_A (1UL << 20UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_S_DTO_INT (1UL << 19UL)
/* Safari */
#define SCHIZO_PCICTRL_F_TGT_RT (1UL << 19UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_SBH_INT (1UL << 18UL)
/* Safari */
#define SCHIZO_PCICTRL_T_DTO_INT (1UL << 18UL)
/* Tomatillo */
#define SCHIZO_PCICTRL_EEN (1UL << 17UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_PARK (1UL << 16UL)
/* Safari/Tomatillo */
#define SCHIZO_PCICTRL_PCIRST (1UL << 8UL)
/* Safari */
#define SCHIZO_PCICTRL_ARB_S (0x3fUL << 0UL)
/* Safari */
#define SCHIZO_PCICTRL_ARB_T (0xffUL << 0UL)
/* Tomatillo */
struct
pci_pbm_info
*
pbm_for_ino
(
struct
pci_controller_info
*
p
,
u32
ino
)
struct
pci_pbm_info
*
pbm_for_ino
(
struct
pci_controller_info
*
p
,
u32
ino
)
{
{
ino
&=
IMAP_INO
;
ino
&=
IMAP_INO
;
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment