Commit a1ef4a8a authored by Alex Deucher's avatar Alex Deucher

drm/amdgpu: add OSS 3.0.1 register headers

These are register headers for the OSS (OS Services)
block on the GPU.
Acked-by: default avatarChristian König <christian.koenig@amd.com>
Acked-by: default avatarJammy Zhou <Jammy.Zhou@amd.com>
Signed-off-by: default avatarAlex Deucher <alexander.deucher@amd.com>
parent 6d5506b6
/*
* OSS_3_0_1 Register documentation
*
* Copyright (C) 2014 Advanced Micro Devices, Inc.
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included
* in all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
* AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
*/
#ifndef OSS_3_0_1_D_H
#define OSS_3_0_1_D_H
#define mmIH_VMID_0_LUT 0xe00
#define mmIH_VMID_1_LUT 0xe01
#define mmIH_VMID_2_LUT 0xe02
#define mmIH_VMID_3_LUT 0xe03
#define mmIH_VMID_4_LUT 0xe04
#define mmIH_VMID_5_LUT 0xe05
#define mmIH_VMID_6_LUT 0xe06
#define mmIH_VMID_7_LUT 0xe07
#define mmIH_VMID_8_LUT 0xe08
#define mmIH_VMID_9_LUT 0xe09
#define mmIH_VMID_10_LUT 0xe0a
#define mmIH_VMID_11_LUT 0xe0b
#define mmIH_VMID_12_LUT 0xe0c
#define mmIH_VMID_13_LUT 0xe0d
#define mmIH_VMID_14_LUT 0xe0e
#define mmIH_VMID_15_LUT 0xe0f
#define mmIH_RB_CNTL 0xe30
#define mmIH_RB_BASE 0xe31
#define mmIH_RB_RPTR 0xe32
#define mmIH_RB_WPTR 0xe33
#define mmIH_RB_WPTR_ADDR_HI 0xe34
#define mmIH_RB_WPTR_ADDR_LO 0xe35
#define mmIH_CNTL 0xe36
#define mmIH_LEVEL_STATUS 0xe37
#define mmIH_STATUS 0xe38
#define mmIH_PERFMON_CNTL 0xe39
#define mmIH_PERFCOUNTER0_RESULT 0xe3a
#define mmIH_PERFCOUNTER1_RESULT 0xe3b
#define mmIH_DSM_MATCH_VALUE_BIT_31_0 0xe3d
#define mmIH_DSM_MATCH_VALUE_BIT_63_32 0xe3e
#define mmIH_DSM_MATCH_VALUE_BIT_95_64 0xe3f
#define mmIH_DSM_MATCH_FIELD_CONTROL 0xe40
#define mmIH_DSM_MATCH_DATA_CONTROL 0xe41
#define mmIH_VERSION 0xe48
#define mmSEM_MCIF_CONFIG 0xf90
#define mmSEM_PERFMON_CNTL 0xf91
#define mmSEM_PERFCOUNTER0_RESULT 0xf92
#define mmSEM_PERFCOUNTER1_RESULT 0xf93
#define mmSEM_VF_ENABLE 0xf95
#define mmSEM_ACTIVE_FCN_ID 0xf97
#define mmSEM_VIRT_RESET_REQ 0xf98
#define mmSEM_STATUS 0xf99
#define mmSEM_EDC_CONFIG 0xf9a
#define mmSEM_MAILBOX_CLIENTCONFIG 0xf9b
#define mmSEM_MAILBOX 0xf9c
#define mmSEM_MAILBOX_CONTROL 0xf9d
#define mmSEM_CHICKEN_BITS 0xf9e
#define mmSEM_MAILBOX_CLIENTCONFIG_EXTRA 0xf9f
#define mmSRBM_CNTL 0x390
#define mmSRBM_GFX_CNTL 0x391
#define mmSRBM_READ_CNTL 0x392
#define mmSRBM_STATUS2 0x393
#define mmSRBM_STATUS 0x394
#define mmSRBM_STATUS3 0x395
#define mmSRBM_SOFT_RESET 0x398
#define mmSRBM_DEBUG_CNTL 0x399
#define mmSRBM_DEBUG_DATA 0x39a
#define mmSRBM_CHIP_REVISION 0x39b
#define mmCC_SYS_RB_REDUNDANCY 0x39f
#define mmCC_SYS_RB_BACKEND_DISABLE 0x3a0
#define mmGC_USER_SYS_RB_BACKEND_DISABLE 0x3a1
#define mmSRBM_MC_CLKEN_CNTL 0x3b3
#define mmSRBM_SYS_CLKEN_CNTL 0x3b4
#define mmSRBM_VCE_CLKEN_CNTL 0x3b5
#define mmSRBM_UVD_CLKEN_CNTL 0x3b6
#define mmSRBM_SDMA_CLKEN_CNTL 0x3b7
#define mmSRBM_SAM_CLKEN_CNTL 0x3b8
#define mmSRBM_ISP_CLKEN_CNTL 0x3b9
#define mmSRBM_VP8_CLKEN_CNTL 0x3ba
#define mmSRBM_DEBUG 0x3a4
#define mmSRBM_DEBUG_SNAPSHOT 0x3a5
#define mmSRBM_DEBUG_SNAPSHOT2 0x3ad
#define mmSRBM_READ_ERROR 0x3a6
#define mmSRBM_READ_ERROR2 0x3ae
#define mmSRBM_INT_CNTL 0x3a8
#define mmSRBM_INT_STATUS 0x3a9
#define mmSRBM_INT_ACK 0x3aa
#define mmSRBM_FIREWALL_ERROR_SRC 0x3ab
#define mmSRBM_FIREWALL_ERROR_ADDR 0x3ac
#define mmSRBM_DSM_TRIG_CNTL0 0x3af
#define mmSRBM_DSM_TRIG_CNTL1 0x3b0
#define mmSRBM_DSM_TRIG_MASK0 0x3b1
#define mmSRBM_DSM_TRIG_MASK1 0x3b2
#define mmSRBM_PERFMON_CNTL 0x7c00
#define mmSRBM_PERFCOUNTER0_SELECT 0x7c01
#define mmSRBM_PERFCOUNTER1_SELECT 0x7c02
#define mmSRBM_PERFCOUNTER0_LO 0x7c03
#define mmSRBM_PERFCOUNTER0_HI 0x7c04
#define mmSRBM_PERFCOUNTER1_LO 0x7c05
#define mmSRBM_PERFCOUNTER1_HI 0x7c06
#define mmSRBM_CAM_INDEX 0xfe34
#define mmSRBM_CAM_DATA 0xfe35
#define mmSRBM_MC_DOMAIN_ADDR0 0xfa00
#define mmSRBM_MC_DOMAIN_ADDR1 0xfa01
#define mmSRBM_MC_DOMAIN_ADDR2 0xfa02
#define mmSRBM_MC_DOMAIN_ADDR3 0xfa03
#define mmSRBM_MC_DOMAIN_ADDR4 0xfa04
#define mmSRBM_MC_DOMAIN_ADDR5 0xfa05
#define mmSRBM_MC_DOMAIN_ADDR6 0xfa06
#define mmSRBM_SYS_DOMAIN_ADDR0 0xfa08
#define mmSRBM_SYS_DOMAIN_ADDR1 0xfa09
#define mmSRBM_SYS_DOMAIN_ADDR2 0xfa0a
#define mmSRBM_SYS_DOMAIN_ADDR3 0xfa0b
#define mmSRBM_SYS_DOMAIN_ADDR4 0xfa0c
#define mmSRBM_SYS_DOMAIN_ADDR5 0xfa0d
#define mmSRBM_SYS_DOMAIN_ADDR6 0xfa0e
#define mmSRBM_SDMA_DOMAIN_ADDR0 0xfa10
#define mmSRBM_SDMA_DOMAIN_ADDR1 0xfa11
#define mmSRBM_SDMA_DOMAIN_ADDR2 0xfa12
#define mmSRBM_SDMA_DOMAIN_ADDR3 0xfa13
#define mmSRBM_UVD_DOMAIN_ADDR0 0xfa14
#define mmSRBM_UVD_DOMAIN_ADDR1 0xfa15
#define mmSRBM_UVD_DOMAIN_ADDR2 0xfa16
#define mmSRBM_VCE_DOMAIN_ADDR0 0xfa18
#define mmSRBM_VCE_DOMAIN_ADDR1 0xfa19
#define mmSRBM_VCE_DOMAIN_ADDR2 0xfa1a
#define mmSRBM_ISP_DOMAIN_ADDR0 0xfa20
#define mmSRBM_ISP_DOMAIN_ADDR1 0xfa21
#define mmSRBM_ISP_DOMAIN_ADDR2 0xfa22
#define mmSRBM_VP8_DOMAIN_ADDR0 0xfa24
#define mmSYS_GRBM_GFX_INDEX_SELECT 0xfa2c
#define mmSYS_GRBM_GFX_INDEX_DATA 0xfa2d
#define mmSRBM_GFX_CNTL_SELECT 0xfa2e
#define mmSRBM_GFX_CNTL_DATA 0xfa2f
#define mmSRBM_VF_ENABLE 0xfa30
#define mmSRBM_VIRT_CNTL 0xfa31
#define mmSRBM_VIRT_RESET_REQ 0xfa32
#define mmSDMA0_UCODE_ADDR 0x3400
#define mmSDMA0_UCODE_DATA 0x3401
#define mmSDMA0_POWER_CNTL 0x3402
#define mmSDMA0_CLK_CTRL 0x3403
#define mmSDMA0_CNTL 0x3404
#define mmSDMA0_CHICKEN_BITS 0x3405
#define mmSDMA0_TILING_CONFIG 0x3406
#define mmSDMA0_HASH 0x3407
#define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0x3409
#define mmSDMA0_RB_RPTR_FETCH 0x340a
#define mmSDMA0_IB_OFFSET_FETCH 0x340b
#define mmSDMA0_PROGRAM 0x340c
#define mmSDMA0_STATUS_REG 0x340d
#define mmSDMA0_STATUS1_REG 0x340e
#define mmSDMA0_RD_BURST_CNTL 0x340f
#define mmSDMA0_PERFMON_CNTL 0x9000
#define mmSDMA0_PERFCOUNTER0_RESULT 0x9001
#define mmSDMA0_PERFCOUNTER1_RESULT 0x9002
#define mmSDMA0_F32_CNTL 0x3412
#define mmSDMA0_FREEZE 0x3413
#define mmSDMA0_PHASE0_QUANTUM 0x3414
#define mmSDMA0_PHASE1_QUANTUM 0x3415
#define mmSDMA_POWER_GATING 0x3416
#define mmSDMA_PGFSM_CONFIG 0x3417
#define mmSDMA_PGFSM_WRITE 0x3418
#define mmSDMA_PGFSM_READ 0x3419
#define mmSDMA0_EDC_CONFIG 0x341a
#define mmSDMA0_BA_THRESHOLD 0x341b
#define mmSDMA0_ID 0x341c
#define mmSDMA0_VERSION 0x341d
#define mmSDMA0_VM_CNTL 0x3420
#define mmSDMA0_VM_CTX_LO 0x3421
#define mmSDMA0_VM_CTX_HI 0x3422
#define mmSDMA0_STATUS2_REG 0x3423
#define mmSDMA0_ACTIVE_FCN_ID 0x3424
#define mmSDMA0_VM_CTX_CNTL 0x3425
#define mmSDMA0_VIRT_RESET_REQ 0x3426
#define mmSDMA0_VF_ENABLE 0x3427
#define mmSDMA0_ATOMIC_CNTL 0x3428
#define mmSDMA0_ATOMIC_PREOP_LO 0x3429
#define mmSDMA0_ATOMIC_PREOP_HI 0x342a
#define mmSDMA0_ATCL1_CNTL 0x342b
#define mmSDMA0_ATCL1_WATERMK 0x342c
#define mmSDMA0_ATCL1_RD_STATUS 0x342d
#define mmSDMA0_ATCL1_WR_STATUS 0x342e
#define mmSDMA0_ATCL1_INV0 0x342f
#define mmSDMA0_ATCL1_INV1 0x3430
#define mmSDMA0_ATCL1_INV2 0x3431
#define mmSDMA0_ATCL1_RD_XNACK0 0x3432
#define mmSDMA0_ATCL1_RD_XNACK1 0x3433
#define mmSDMA0_ATCL1_WR_XNACK0 0x3434
#define mmSDMA0_ATCL1_WR_XNACK1 0x3435
#define mmSDMA0_ATCL1_TIMEOUT 0x3436
#define mmSDMA0_POWER_CNTL_IDLE 0x3438
#define mmSDMA0_PERF_REG_TYPE0 0x3477
#define mmSDMA0_CONTEXT_REG_TYPE0 0x3478
#define mmSDMA0_CONTEXT_REG_TYPE1 0x3479
#define mmSDMA0_CONTEXT_REG_TYPE2 0x347a
#define mmSDMA0_PUB_REG_TYPE0 0x347c
#define mmSDMA0_PUB_REG_TYPE1 0x347d
#define mmSDMA0_GFX_RB_CNTL 0x3480
#define mmSDMA0_GFX_RB_BASE 0x3481
#define mmSDMA0_GFX_RB_BASE_HI 0x3482
#define mmSDMA0_GFX_RB_RPTR 0x3483
#define mmSDMA0_GFX_RB_WPTR 0x3484
#define mmSDMA0_GFX_RB_WPTR_POLL_CNTL 0x3485
#define mmSDMA0_GFX_RB_WPTR_POLL_ADDR_HI 0x3486
#define mmSDMA0_GFX_RB_WPTR_POLL_ADDR_LO 0x3487
#define mmSDMA0_GFX_RB_RPTR_ADDR_HI 0x3488
#define mmSDMA0_GFX_RB_RPTR_ADDR_LO 0x3489
#define mmSDMA0_GFX_IB_CNTL 0x348a
#define mmSDMA0_GFX_IB_RPTR 0x348b
#define mmSDMA0_GFX_IB_OFFSET 0x348c
#define mmSDMA0_GFX_IB_BASE_LO 0x348d
#define mmSDMA0_GFX_IB_BASE_HI 0x348e
#define mmSDMA0_GFX_IB_SIZE 0x348f
#define mmSDMA0_GFX_SKIP_CNTL 0x3490
#define mmSDMA0_GFX_CONTEXT_STATUS 0x3491
#define mmSDMA0_GFX_DOORBELL 0x3492
#define mmSDMA0_GFX_CONTEXT_CNTL 0x3493
#define mmSDMA0_GFX_VIRTUAL_ADDR 0x34a7
#define mmSDMA0_GFX_APE1_CNTL 0x34a8
#define mmSDMA0_GFX_DOORBELL_LOG 0x34a9
#define mmSDMA0_GFX_WATERMARK 0x34aa
#define mmSDMA0_GFX_CSA_ADDR_LO 0x34ac
#define mmSDMA0_GFX_CSA_ADDR_HI 0x34ad
#define mmSDMA0_GFX_IB_SUB_REMAIN 0x34af
#define mmSDMA0_GFX_PREEMPT 0x34b0
#define mmSDMA0_GFX_DUMMY_REG 0x34b1
#define mmSDMA0_GFX_MIDCMD_DATA0 0x34c1
#define mmSDMA0_GFX_MIDCMD_DATA1 0x34c2
#define mmSDMA0_GFX_MIDCMD_DATA2 0x34c3
#define mmSDMA0_GFX_MIDCMD_DATA3 0x34c4
#define mmSDMA0_GFX_MIDCMD_DATA4 0x34c5
#define mmSDMA0_GFX_MIDCMD_DATA5 0x34c6
#define mmSDMA0_GFX_MIDCMD_DATA6 0x34c7
#define mmSDMA0_GFX_MIDCMD_DATA7 0x34c8
#define mmSDMA0_GFX_MIDCMD_DATA8 0x34c9
#define mmSDMA0_GFX_MIDCMD_CNTL 0x34ca
#define mmSDMA0_RLC0_RB_CNTL 0x3500
#define mmSDMA0_RLC0_RB_BASE 0x3501
#define mmSDMA0_RLC0_RB_BASE_HI 0x3502
#define mmSDMA0_RLC0_RB_RPTR 0x3503
#define mmSDMA0_RLC0_RB_WPTR 0x3504
#define mmSDMA0_RLC0_RB_WPTR_POLL_CNTL 0x3505
#define mmSDMA0_RLC0_RB_WPTR_POLL_ADDR_HI 0x3506
#define mmSDMA0_RLC0_RB_WPTR_POLL_ADDR_LO 0x3507
#define mmSDMA0_RLC0_RB_RPTR_ADDR_HI 0x3508
#define mmSDMA0_RLC0_RB_RPTR_ADDR_LO 0x3509
#define mmSDMA0_RLC0_IB_CNTL 0x350a
#define mmSDMA0_RLC0_IB_RPTR 0x350b
#define mmSDMA0_RLC0_IB_OFFSET 0x350c
#define mmSDMA0_RLC0_IB_BASE_LO 0x350d
#define mmSDMA0_RLC0_IB_BASE_HI 0x350e
#define mmSDMA0_RLC0_IB_SIZE 0x350f
#define mmSDMA0_RLC0_SKIP_CNTL 0x3510
#define mmSDMA0_RLC0_CONTEXT_STATUS 0x3511
#define mmSDMA0_RLC0_DOORBELL 0x3512
#define mmSDMA0_RLC0_VIRTUAL_ADDR 0x3527
#define mmSDMA0_RLC0_APE1_CNTL 0x3528
#define mmSDMA0_RLC0_DOORBELL_LOG 0x3529
#define mmSDMA0_RLC0_WATERMARK 0x352a
#define mmSDMA0_RLC0_CSA_ADDR_LO 0x352c
#define mmSDMA0_RLC0_CSA_ADDR_HI 0x352d
#define mmSDMA0_RLC0_IB_SUB_REMAIN 0x352f
#define mmSDMA0_RLC0_PREEMPT 0x3530
#define mmSDMA0_RLC0_DUMMY_REG 0x3531
#define mmSDMA0_RLC0_MIDCMD_DATA0 0x3541
#define mmSDMA0_RLC0_MIDCMD_DATA1 0x3542
#define mmSDMA0_RLC0_MIDCMD_DATA2 0x3543
#define mmSDMA0_RLC0_MIDCMD_DATA3 0x3544
#define mmSDMA0_RLC0_MIDCMD_DATA4 0x3545
#define mmSDMA0_RLC0_MIDCMD_DATA5 0x3546
#define mmSDMA0_RLC0_MIDCMD_DATA6 0x3547
#define mmSDMA0_RLC0_MIDCMD_DATA7 0x3548
#define mmSDMA0_RLC0_MIDCMD_DATA8 0x3549
#define mmSDMA0_RLC0_MIDCMD_CNTL 0x354a
#define mmSDMA0_RLC1_RB_CNTL 0x3580
#define mmSDMA0_RLC1_RB_BASE 0x3581
#define mmSDMA0_RLC1_RB_BASE_HI 0x3582
#define mmSDMA0_RLC1_RB_RPTR 0x3583
#define mmSDMA0_RLC1_RB_WPTR 0x3584
#define mmSDMA0_RLC1_RB_WPTR_POLL_CNTL 0x3585
#define mmSDMA0_RLC1_RB_WPTR_POLL_ADDR_HI 0x3586
#define mmSDMA0_RLC1_RB_WPTR_POLL_ADDR_LO 0x3587
#define mmSDMA0_RLC1_RB_RPTR_ADDR_HI 0x3588
#define mmSDMA0_RLC1_RB_RPTR_ADDR_LO 0x3589
#define mmSDMA0_RLC1_IB_CNTL 0x358a
#define mmSDMA0_RLC1_IB_RPTR 0x358b
#define mmSDMA0_RLC1_IB_OFFSET 0x358c
#define mmSDMA0_RLC1_IB_BASE_LO 0x358d
#define mmSDMA0_RLC1_IB_BASE_HI 0x358e
#define mmSDMA0_RLC1_IB_SIZE 0x358f
#define mmSDMA0_RLC1_SKIP_CNTL 0x3590
#define mmSDMA0_RLC1_CONTEXT_STATUS 0x3591
#define mmSDMA0_RLC1_DOORBELL 0x3592
#define mmSDMA0_RLC1_VIRTUAL_ADDR 0x35a7
#define mmSDMA0_RLC1_APE1_CNTL 0x35a8
#define mmSDMA0_RLC1_DOORBELL_LOG 0x35a9
#define mmSDMA0_RLC1_WATERMARK 0x35aa
#define mmSDMA0_RLC1_CSA_ADDR_LO 0x35ac
#define mmSDMA0_RLC1_CSA_ADDR_HI 0x35ad
#define mmSDMA0_RLC1_IB_SUB_REMAIN 0x35af
#define mmSDMA0_RLC1_PREEMPT 0x35b0
#define mmSDMA0_RLC1_DUMMY_REG 0x35b1
#define mmSDMA0_RLC1_MIDCMD_DATA0 0x35c1
#define mmSDMA0_RLC1_MIDCMD_DATA1 0x35c2
#define mmSDMA0_RLC1_MIDCMD_DATA2 0x35c3
#define mmSDMA0_RLC1_MIDCMD_DATA3 0x35c4
#define mmSDMA0_RLC1_MIDCMD_DATA4 0x35c5
#define mmSDMA0_RLC1_MIDCMD_DATA5 0x35c6
#define mmSDMA0_RLC1_MIDCMD_DATA6 0x35c7
#define mmSDMA0_RLC1_MIDCMD_DATA7 0x35c8
#define mmSDMA0_RLC1_MIDCMD_DATA8 0x35c9
#define mmSDMA0_RLC1_MIDCMD_CNTL 0x35ca
#define mmSDMA1_UCODE_ADDR 0x3600
#define mmSDMA1_UCODE_DATA 0x3601
#define mmSDMA1_POWER_CNTL 0x3602
#define mmSDMA1_CLK_CTRL 0x3603
#define mmSDMA1_CNTL 0x3604
#define mmSDMA1_CHICKEN_BITS 0x3605
#define mmSDMA1_TILING_CONFIG 0x3606
#define mmSDMA1_HASH 0x3607
#define mmSDMA1_SEM_WAIT_FAIL_TIMER_CNTL 0x3609
#define mmSDMA1_RB_RPTR_FETCH 0x360a
#define mmSDMA1_IB_OFFSET_FETCH 0x360b
#define mmSDMA1_PROGRAM 0x360c
#define mmSDMA1_STATUS_REG 0x360d
#define mmSDMA1_STATUS1_REG 0x360e
#define mmSDMA1_RD_BURST_CNTL 0x360f
#define mmSDMA1_PERFMON_CNTL 0x9010
#define mmSDMA1_PERFCOUNTER0_RESULT 0x9011
#define mmSDMA1_PERFCOUNTER1_RESULT 0x9012
#define mmSDMA1_F32_CNTL 0x3612
#define mmSDMA1_FREEZE 0x3613
#define mmSDMA1_PHASE0_QUANTUM 0x3614
#define mmSDMA1_PHASE1_QUANTUM 0x3615
#define mmSDMA1_EDC_CONFIG 0x361a
#define mmSDMA1_BA_THRESHOLD 0x361b
#define mmSDMA1_ID 0x361c
#define mmSDMA1_VERSION 0x361d
#define mmSDMA1_VM_CNTL 0x3620
#define mmSDMA1_VM_CTX_LO 0x3621
#define mmSDMA1_VM_CTX_HI 0x3622
#define mmSDMA1_STATUS2_REG 0x3623
#define mmSDMA1_ACTIVE_FCN_ID 0x3624
#define mmSDMA1_VM_CTX_CNTL 0x3625
#define mmSDMA1_VIRT_RESET_REQ 0x3626
#define mmSDMA1_VF_ENABLE 0x3627
#define mmSDMA1_ATOMIC_CNTL 0x3628
#define mmSDMA1_ATOMIC_PREOP_LO 0x3629
#define mmSDMA1_ATOMIC_PREOP_HI 0x362a
#define mmSDMA1_ATCL1_CNTL 0x362b
#define mmSDMA1_ATCL1_WATERMK 0x362c
#define mmSDMA1_ATCL1_RD_STATUS 0x362d
#define mmSDMA1_ATCL1_WR_STATUS 0x362e
#define mmSDMA1_ATCL1_INV0 0x362f
#define mmSDMA1_ATCL1_INV1 0x3630
#define mmSDMA1_ATCL1_INV2 0x3631
#define mmSDMA1_ATCL1_RD_XNACK0 0x3632
#define mmSDMA1_ATCL1_RD_XNACK1 0x3633
#define mmSDMA1_ATCL1_WR_XNACK0 0x3634
#define mmSDMA1_ATCL1_WR_XNACK1 0x3635
#define mmSDMA1_ATCL1_TIMEOUT 0x3636
#define mmSDMA1_POWER_CNTL_IDLE 0x3638
#define mmSDMA1_PERF_REG_TYPE0 0x3677
#define mmSDMA1_CONTEXT_REG_TYPE0 0x3678
#define mmSDMA1_CONTEXT_REG_TYPE1 0x3679
#define mmSDMA1_CONTEXT_REG_TYPE2 0x367a
#define mmSDMA1_PUB_REG_TYPE0 0x367c
#define mmSDMA1_PUB_REG_TYPE1 0x367d
#define mmSDMA1_GFX_RB_CNTL 0x3680
#define mmSDMA1_GFX_RB_BASE 0x3681
#define mmSDMA1_GFX_RB_BASE_HI 0x3682
#define mmSDMA1_GFX_RB_RPTR 0x3683
#define mmSDMA1_GFX_RB_WPTR 0x3684
#define mmSDMA1_GFX_RB_WPTR_POLL_CNTL 0x3685
#define mmSDMA1_GFX_RB_WPTR_POLL_ADDR_HI 0x3686
#define mmSDMA1_GFX_RB_WPTR_POLL_ADDR_LO 0x3687
#define mmSDMA1_GFX_RB_RPTR_ADDR_HI 0x3688
#define mmSDMA1_GFX_RB_RPTR_ADDR_LO 0x3689
#define mmSDMA1_GFX_IB_CNTL 0x368a
#define mmSDMA1_GFX_IB_RPTR 0x368b
#define mmSDMA1_GFX_IB_OFFSET 0x368c
#define mmSDMA1_GFX_IB_BASE_LO 0x368d
#define mmSDMA1_GFX_IB_BASE_HI 0x368e
#define mmSDMA1_GFX_IB_SIZE 0x368f
#define mmSDMA1_GFX_SKIP_CNTL 0x3690
#define mmSDMA1_GFX_CONTEXT_STATUS 0x3691
#define mmSDMA1_GFX_DOORBELL 0x3692
#define mmSDMA1_GFX_CONTEXT_CNTL 0x3693
#define mmSDMA1_GFX_VIRTUAL_ADDR 0x36a7
#define mmSDMA1_GFX_APE1_CNTL 0x36a8
#define mmSDMA1_GFX_DOORBELL_LOG 0x36a9
#define mmSDMA1_GFX_WATERMARK 0x36aa
#define mmSDMA1_GFX_CSA_ADDR_LO 0x36ac
#define mmSDMA1_GFX_CSA_ADDR_HI 0x36ad
#define mmSDMA1_GFX_IB_SUB_REMAIN 0x36af
#define mmSDMA1_GFX_PREEMPT 0x36b0
#define mmSDMA1_GFX_DUMMY_REG 0x36b1
#define mmSDMA1_GFX_MIDCMD_DATA0 0x36c1
#define mmSDMA1_GFX_MIDCMD_DATA1 0x36c2
#define mmSDMA1_GFX_MIDCMD_DATA2 0x36c3
#define mmSDMA1_GFX_MIDCMD_DATA3 0x36c4
#define mmSDMA1_GFX_MIDCMD_DATA4 0x36c5
#define mmSDMA1_GFX_MIDCMD_DATA5 0x36c6
#define mmSDMA1_GFX_MIDCMD_DATA6 0x36c7
#define mmSDMA1_GFX_MIDCMD_DATA7 0x36c8
#define mmSDMA1_GFX_MIDCMD_DATA8 0x36c9
#define mmSDMA1_GFX_MIDCMD_CNTL 0x36ca
#define mmSDMA1_RLC0_RB_CNTL 0x3700
#define mmSDMA1_RLC0_RB_BASE 0x3701
#define mmSDMA1_RLC0_RB_BASE_HI 0x3702
#define mmSDMA1_RLC0_RB_RPTR 0x3703
#define mmSDMA1_RLC0_RB_WPTR 0x3704
#define mmSDMA1_RLC0_RB_WPTR_POLL_CNTL 0x3705
#define mmSDMA1_RLC0_RB_WPTR_POLL_ADDR_HI 0x3706
#define mmSDMA1_RLC0_RB_WPTR_POLL_ADDR_LO 0x3707
#define mmSDMA1_RLC0_RB_RPTR_ADDR_HI 0x3708
#define mmSDMA1_RLC0_RB_RPTR_ADDR_LO 0x3709
#define mmSDMA1_RLC0_IB_CNTL 0x370a
#define mmSDMA1_RLC0_IB_RPTR 0x370b
#define mmSDMA1_RLC0_IB_OFFSET 0x370c
#define mmSDMA1_RLC0_IB_BASE_LO 0x370d
#define mmSDMA1_RLC0_IB_BASE_HI 0x370e
#define mmSDMA1_RLC0_IB_SIZE 0x370f
#define mmSDMA1_RLC0_SKIP_CNTL 0x3710
#define mmSDMA1_RLC0_CONTEXT_STATUS 0x3711
#define mmSDMA1_RLC0_DOORBELL 0x3712
#define mmSDMA1_RLC0_VIRTUAL_ADDR 0x3727
#define mmSDMA1_RLC0_APE1_CNTL 0x3728
#define mmSDMA1_RLC0_DOORBELL_LOG 0x3729
#define mmSDMA1_RLC0_WATERMARK 0x372a
#define mmSDMA1_RLC0_CSA_ADDR_LO 0x372c
#define mmSDMA1_RLC0_CSA_ADDR_HI 0x372d
#define mmSDMA1_RLC0_IB_SUB_REMAIN 0x372f
#define mmSDMA1_RLC0_PREEMPT 0x3730
#define mmSDMA1_RLC0_DUMMY_REG 0x3731
#define mmSDMA1_RLC0_MIDCMD_DATA0 0x3741
#define mmSDMA1_RLC0_MIDCMD_DATA1 0x3742
#define mmSDMA1_RLC0_MIDCMD_DATA2 0x3743
#define mmSDMA1_RLC0_MIDCMD_DATA3 0x3744
#define mmSDMA1_RLC0_MIDCMD_DATA4 0x3745
#define mmSDMA1_RLC0_MIDCMD_DATA5 0x3746
#define mmSDMA1_RLC0_MIDCMD_DATA6 0x3747
#define mmSDMA1_RLC0_MIDCMD_DATA7 0x3748
#define mmSDMA1_RLC0_MIDCMD_DATA8 0x3749
#define mmSDMA1_RLC0_MIDCMD_CNTL 0x374a
#define mmSDMA1_RLC1_RB_CNTL 0x3780
#define mmSDMA1_RLC1_RB_BASE 0x3781
#define mmSDMA1_RLC1_RB_BASE_HI 0x3782
#define mmSDMA1_RLC1_RB_RPTR 0x3783
#define mmSDMA1_RLC1_RB_WPTR 0x3784
#define mmSDMA1_RLC1_RB_WPTR_POLL_CNTL 0x3785
#define mmSDMA1_RLC1_RB_WPTR_POLL_ADDR_HI 0x3786
#define mmSDMA1_RLC1_RB_WPTR_POLL_ADDR_LO 0x3787
#define mmSDMA1_RLC1_RB_RPTR_ADDR_HI 0x3788
#define mmSDMA1_RLC1_RB_RPTR_ADDR_LO 0x3789
#define mmSDMA1_RLC1_IB_CNTL 0x378a
#define mmSDMA1_RLC1_IB_RPTR 0x378b
#define mmSDMA1_RLC1_IB_OFFSET 0x378c
#define mmSDMA1_RLC1_IB_BASE_LO 0x378d
#define mmSDMA1_RLC1_IB_BASE_HI 0x378e
#define mmSDMA1_RLC1_IB_SIZE 0x378f
#define mmSDMA1_RLC1_SKIP_CNTL 0x3790
#define mmSDMA1_RLC1_CONTEXT_STATUS 0x3791
#define mmSDMA1_RLC1_DOORBELL 0x3792
#define mmSDMA1_RLC1_VIRTUAL_ADDR 0x37a7
#define mmSDMA1_RLC1_APE1_CNTL 0x37a8
#define mmSDMA1_RLC1_DOORBELL_LOG 0x37a9
#define mmSDMA1_RLC1_WATERMARK 0x37aa
#define mmSDMA1_RLC1_CSA_ADDR_LO 0x37ac
#define mmSDMA1_RLC1_CSA_ADDR_HI 0x37ad
#define mmSDMA1_RLC1_IB_SUB_REMAIN 0x37af
#define mmSDMA1_RLC1_PREEMPT 0x37b0
#define mmSDMA1_RLC1_DUMMY_REG 0x37b1
#define mmSDMA1_RLC1_MIDCMD_DATA0 0x37c1
#define mmSDMA1_RLC1_MIDCMD_DATA1 0x37c2
#define mmSDMA1_RLC1_MIDCMD_DATA2 0x37c3
#define mmSDMA1_RLC1_MIDCMD_DATA3 0x37c4
#define mmSDMA1_RLC1_MIDCMD_DATA4 0x37c5
#define mmSDMA1_RLC1_MIDCMD_DATA5 0x37c6
#define mmSDMA1_RLC1_MIDCMD_DATA6 0x37c7
#define mmSDMA1_RLC1_MIDCMD_DATA7 0x37c8
#define mmSDMA1_RLC1_MIDCMD_DATA8 0x37c9
#define mmSDMA1_RLC1_MIDCMD_CNTL 0x37ca
#define mmHDP_HOST_PATH_CNTL 0xb00
#define mmHDP_NONSURFACE_BASE 0xb01
#define mmHDP_NONSURFACE_INFO 0xb02
#define mmHDP_NONSURFACE_SIZE 0xb03
#define mmHDP_NONSURF_FLAGS 0xbc9
#define mmHDP_NONSURF_FLAGS_CLR 0xbca
#define mmHDP_SW_SEMAPHORE 0xbcb
#define mmHDP_DEBUG0 0xbcc
#define mmHDP_DEBUG1 0xbcd
#define mmHDP_LAST_SURFACE_HIT 0xbce
#define mmHDP_TILING_CONFIG 0xbcf
#define mmHDP_SC_MULTI_CHIP_CNTL 0xbd0
#define mmHDP_OUTSTANDING_REQ 0xbd1
#define mmHDP_ADDR_CONFIG 0xbd2
#define mmHDP_MISC_CNTL 0xbd3
#define mmHDP_MEM_POWER_LS 0xbd4
#define mmHDP_NONSURFACE_PREFETCH 0xbd5
#define mmHDP_MEMIO_CNTL 0xbf6
#define mmHDP_MEMIO_ADDR 0xbf7
#define mmHDP_MEMIO_STATUS 0xbf8
#define mmHDP_MEMIO_WR_DATA 0xbf9
#define mmHDP_MEMIO_RD_DATA 0xbfa
#define mmHDP_VF_ENABLE 0xbfb
#define mmHDP_XDP_DIRECT2HDP_FIRST 0xc00
#define mmHDP_XDP_D2H_FLUSH 0xc01
#define mmHDP_XDP_D2H_BAR_UPDATE 0xc02
#define mmHDP_XDP_D2H_RSVD_3 0xc03
#define mmHDP_XDP_D2H_RSVD_4 0xc04
#define mmHDP_XDP_D2H_RSVD_5 0xc05
#define mmHDP_XDP_D2H_RSVD_6 0xc06
#define mmHDP_XDP_D2H_RSVD_7 0xc07
#define mmHDP_XDP_D2H_RSVD_8 0xc08
#define mmHDP_XDP_D2H_RSVD_9 0xc09
#define mmHDP_XDP_D2H_RSVD_10 0xc0a
#define mmHDP_XDP_D2H_RSVD_11 0xc0b
#define mmHDP_XDP_D2H_RSVD_12 0xc0c
#define mmHDP_XDP_D2H_RSVD_13 0xc0d
#define mmHDP_XDP_D2H_RSVD_14 0xc0e
#define mmHDP_XDP_D2H_RSVD_15 0xc0f
#define mmHDP_XDP_D2H_RSVD_16 0xc10
#define mmHDP_XDP_D2H_RSVD_17 0xc11
#define mmHDP_XDP_D2H_RSVD_18 0xc12
#define mmHDP_XDP_D2H_RSVD_19 0xc13
#define mmHDP_XDP_D2H_RSVD_20 0xc14
#define mmHDP_XDP_D2H_RSVD_21 0xc15
#define mmHDP_XDP_D2H_RSVD_22 0xc16
#define mmHDP_XDP_D2H_RSVD_23 0xc17
#define mmHDP_XDP_D2H_RSVD_24 0xc18
#define mmHDP_XDP_D2H_RSVD_25 0xc19
#define mmHDP_XDP_D2H_RSVD_26 0xc1a
#define mmHDP_XDP_D2H_RSVD_27 0xc1b
#define mmHDP_XDP_D2H_RSVD_28 0xc1c
#define mmHDP_XDP_D2H_RSVD_29 0xc1d
#define mmHDP_XDP_D2H_RSVD_30 0xc1e
#define mmHDP_XDP_D2H_RSVD_31 0xc1f
#define mmHDP_XDP_D2H_RSVD_32 0xc20
#define mmHDP_XDP_D2H_RSVD_33 0xc21
#define mmHDP_XDP_D2H_RSVD_34 0xc22
#define mmHDP_XDP_DIRECT2HDP_LAST 0xc23
#define mmHDP_XDP_P2P_BAR_CFG 0xc24
#define mmHDP_XDP_P2P_MBX_OFFSET 0xc25
#define mmHDP_XDP_P2P_MBX_ADDR0 0xc26
#define mmHDP_XDP_P2P_MBX_ADDR1 0xc27
#define mmHDP_XDP_P2P_MBX_ADDR2 0xc28
#define mmHDP_XDP_P2P_MBX_ADDR3 0xc29
#define mmHDP_XDP_P2P_MBX_ADDR4 0xc2a
#define mmHDP_XDP_P2P_MBX_ADDR5 0xc2b
#define mmHDP_XDP_P2P_MBX_ADDR6 0xc2c
#define mmHDP_XDP_HDP_MBX_MC_CFG 0xc2d
#define mmHDP_XDP_HDP_MC_CFG 0xc2e
#define mmHDP_XDP_HST_CFG 0xc2f
#define mmHDP_XDP_SID_CFG 0xc30
#define mmHDP_XDP_HDP_IPH_CFG 0xc31
#define mmHDP_XDP_SRBM_CFG 0xc32
#define mmHDP_XDP_CGTT_BLK_CTRL 0xc33
#define mmHDP_XDP_P2P_BAR0 0xc34
#define mmHDP_XDP_P2P_BAR1 0xc35
#define mmHDP_XDP_P2P_BAR2 0xc36
#define mmHDP_XDP_P2P_BAR3 0xc37
#define mmHDP_XDP_P2P_BAR4 0xc38
#define mmHDP_XDP_P2P_BAR5 0xc39
#define mmHDP_XDP_P2P_BAR6 0xc3a
#define mmHDP_XDP_P2P_BAR7 0xc3b
#define mmHDP_XDP_FLUSH_ARMED_STS 0xc3c
#define mmHDP_XDP_FLUSH_CNTR0_STS 0xc3d
#define mmHDP_XDP_BUSY_STS 0xc3e
#define mmHDP_XDP_STICKY 0xc3f
#define mmHDP_XDP_CHKN 0xc40
#define mmHDP_XDP_DBG_ADDR 0xc41
#define mmHDP_XDP_DBG_DATA 0xc42
#define mmHDP_XDP_DBG_MASK 0xc43
#define mmHDP_XDP_BARS_ADDR_39_36 0xc44
#endif /* OSS_3_0_1_D_H */
/*
* OSS_3_0_1 Register documentation
*
* Copyright (C) 2014 Advanced Micro Devices, Inc.
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included
* in all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
* AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
*/
#ifndef OSS_3_0_1_ENUM_H
#define OSS_3_0_1_ENUM_H
typedef enum IH_CLIENT_ID {
DC_IH_SRC_ID_START = 0x1,
DC_IH_SRC_ID_END = 0x1f,
VGA_IH_SRC_ID_START = 0x20,
VGA_IH_SRC_ID_END = 0x27,
CAP_IH_SRC_ID_START = 0x28,
CAP_IH_SRC_ID_END = 0x2f,
VIP_IH_SRC_ID_START = 0x30,
VIP_IH_SRC_ID_END = 0x3f,
ROM_IH_SRC_ID_START = 0x40,
ROM_IH_SRC_ID_END = 0x5d,
BIF_IH_SRC_ID_START = 0x5e,
SAM_IH_SRC_ID_START = 0x5f,
SRBM_IH_SRC_ID_START = 0x60,
SRBM_IH_SRC_ID_END = 0x67,
UVD_IH_SRC_ID_START = 0x72,
UVD_IH_SRC_ID_END = 0x85,
VMC_IH_SRC_ID_START = 0x86,
VMC_IH_SRC_ID_END = 0x8f,
RLC_IH_SRC_ID_START = 0x90,
RLC_IH_SRC_ID_END = 0xf3,
PDMA_IH_SRC_ID_START = 0xf4,
PDMA_IH_SRC_ID_END = 0xf7,
CG_IH_SRC_ID_START = 0xf8,
CG_IH_SRC_ID_END = 0xff,
} IH_CLIENT_ID;
typedef enum IH_PERF_SEL {
IH_PERF_SEL_CYCLE = 0x0,
IH_PERF_SEL_IDLE = 0x1,
IH_PERF_SEL_INPUT_IDLE = 0x2,
IH_PERF_SEL_CLIENT0_IH_STALL = 0x3,
IH_PERF_SEL_CLIENT1_IH_STALL = 0x4,
IH_PERF_SEL_CLIENT2_IH_STALL = 0x5,
IH_PERF_SEL_CLIENT3_IH_STALL = 0x6,
IH_PERF_SEL_CLIENT4_IH_STALL = 0x7,
IH_PERF_SEL_CLIENT5_IH_STALL = 0x8,
IH_PERF_SEL_CLIENT6_IH_STALL = 0x9,
IH_PERF_SEL_CLIENT7_IH_STALL = 0xa,
IH_PERF_SEL_RB_IDLE = 0xb,
IH_PERF_SEL_RB_FULL = 0xc,
IH_PERF_SEL_RB_OVERFLOW = 0xd,
IH_PERF_SEL_RB_WPTR_WRITEBACK = 0xe,
IH_PERF_SEL_RB_WPTR_WRAP = 0xf,
IH_PERF_SEL_RB_RPTR_WRAP = 0x10,
IH_PERF_SEL_MC_WR_IDLE = 0x11,
IH_PERF_SEL_MC_WR_COUNT = 0x12,
IH_PERF_SEL_MC_WR_STALL = 0x13,
IH_PERF_SEL_MC_WR_CLEAN_PENDING = 0x14,
IH_PERF_SEL_MC_WR_CLEAN_STALL = 0x15,
IH_PERF_SEL_BIF_RISING = 0x16,
IH_PERF_SEL_BIF_FALLING = 0x17,
IH_PERF_SEL_CLIENT8_IH_STALL = 0x18,
IH_PERF_SEL_CLIENT9_IH_STALL = 0x19,
IH_PERF_SEL_CLIENT10_IH_STALL = 0x1a,
IH_PERF_SEL_CLIENT11_IH_STALL = 0x1b,
IH_PERF_SEL_CLIENT12_IH_STALL = 0x1c,
IH_PERF_SEL_CLIENT13_IH_STALL = 0x1d,
IH_PERF_SEL_CLIENT14_IH_STALL = 0x1e,
IH_PERF_SEL_CLIENT15_IH_STALL = 0x1f,
IH_PERF_SEL_CLIENT16_IH_STALL = 0x20,
IH_PERF_SEL_CLIENT17_IH_STALL = 0x21,
IH_PERF_SEL_CLIENT18_IH_STALL = 0x22,
IH_PERF_SEL_CLIENT19_IH_STALL = 0x23,
IH_PERF_SEL_CLIENT20_IH_STALL = 0x24,
IH_PERF_SEL_CLIENT21_IH_STALL = 0x25,
IH_PERF_SEL_CLIENT22_IH_STALL = 0x26,
IH_PERF_SEL_CLIENT23_IH_STALL = 0x27,
} IH_PERF_SEL;
typedef enum SEM_PERF_SEL {
SEM_PERF_SEL_CYCLE = 0x0,
SEM_PERF_SEL_IDLE = 0x1,
SEM_PERF_SEL_SDMA0_REQ_SIGNAL = 0x2,
SEM_PERF_SEL_SDMA1_REQ_SIGNAL = 0x3,
SEM_PERF_SEL_UVD_REQ_SIGNAL = 0x4,
SEM_PERF_SEL_VCE0_REQ_SIGNAL = 0x5,
SEM_PERF_SEL_ACP_REQ_SIGNAL = 0x6,
SEM_PERF_SEL_ISP_REQ_SIGNAL = 0x7,
SEM_PERF_SEL_VCE1_REQ_SIGNAL = 0x8,
SEM_PERF_SEL_VP8_REQ_SIGNAL = 0x9,
SEM_PERF_SEL_CPG_E0_REQ_SIGNAL = 0xa,
SEM_PERF_SEL_CPG_E1_REQ_SIGNAL = 0xb,
SEM_PERF_SEL_CPC1_IMME_E0_REQ_SIGNAL = 0xc,
SEM_PERF_SEL_CPC1_IMME_E1_REQ_SIGNAL = 0xd,
SEM_PERF_SEL_CPC1_IMME_E2_REQ_SIGNAL = 0xe,
SEM_PERF_SEL_CPC1_IMME_E3_REQ_SIGNAL = 0xf,
SEM_PERF_SEL_CPC2_IMME_E0_REQ_SIGNAL = 0x10,
SEM_PERF_SEL_CPC2_IMME_E1_REQ_SIGNAL = 0x11,
SEM_PERF_SEL_CPC2_IMME_E2_REQ_SIGNAL = 0x12,
SEM_PERF_SEL_CPC2_IMME_E3_REQ_SIGNAL = 0x13,
SEM_PERF_SEL_SDMA0_REQ_WAIT = 0x14,
SEM_PERF_SEL_SDMA1_REQ_WAIT = 0x15,
SEM_PERF_SEL_UVD_REQ_WAIT = 0x16,
SEM_PERF_SEL_VCE0_REQ_WAIT = 0x17,
SEM_PERF_SEL_ACP_REQ_WAIT = 0x18,
SEM_PERF_SEL_ISP_REQ_WAIT = 0x19,
SEM_PERF_SEL_VCE1_REQ_WAIT = 0x1a,
SEM_PERF_SEL_VP8_REQ_WAIT = 0x1b,
SEM_PERF_SEL_CPG_E0_REQ_WAIT = 0x1c,
SEM_PERF_SEL_CPG_E1_REQ_WAIT = 0x1d,
SEM_PERF_SEL_CPC1_IMME_E0_REQ_WAIT = 0x1e,
SEM_PERF_SEL_CPC1_IMME_E1_REQ_WAIT = 0x1f,
SEM_PERF_SEL_CPC1_IMME_E2_REQ_WAIT = 0x20,
SEM_PERF_SEL_CPC1_IMME_E3_REQ_WAIT = 0x21,
SEM_PERF_SEL_CPC2_IMME_E0_REQ_WAIT = 0x22,
SEM_PERF_SEL_CPC2_IMME_E1_REQ_WAIT = 0x23,
SEM_PERF_SEL_CPC2_IMME_E2_REQ_WAIT = 0x24,
SEM_PERF_SEL_CPC2_IMME_E3_REQ_WAIT = 0x25,
SEM_PERF_SEL_CPC1_OFFL_E0_REQ_WAIT = 0x26,
SEM_PERF_SEL_CPC1_OFFL_E1_REQ_WAIT = 0x27,
SEM_PERF_SEL_CPC1_OFFL_E2_REQ_WAIT = 0x28,
SEM_PERF_SEL_CPC1_OFFL_E3_REQ_WAIT = 0x29,
SEM_PERF_SEL_CPC1_OFFL_E4_REQ_WAIT = 0x2a,
SEM_PERF_SEL_CPC1_OFFL_E5_REQ_WAIT = 0x2b,
SEM_PERF_SEL_CPC1_OFFL_E6_REQ_WAIT = 0x2c,
SEM_PERF_SEL_CPC1_OFFL_E7_REQ_WAIT = 0x2d,
SEM_PERF_SEL_CPC1_OFFL_E8_REQ_WAIT = 0x2e,
SEM_PERF_SEL_CPC1_OFFL_E9_REQ_WAIT = 0x2f,
SEM_PERF_SEL_CPC1_OFFL_E10_REQ_WAIT = 0x30,
SEM_PERF_SEL_CPC1_OFFL_E11_REQ_WAIT = 0x31,
SEM_PERF_SEL_CPC1_OFFL_E12_REQ_WAIT = 0x32,
SEM_PERF_SEL_CPC1_OFFL_E13_REQ_WAIT = 0x33,
SEM_PERF_SEL_CPC1_OFFL_E14_REQ_WAIT = 0x34,
SEM_PERF_SEL_CPC1_OFFL_E15_REQ_WAIT = 0x35,
SEM_PERF_SEL_CPC1_OFFL_E16_REQ_WAIT = 0x36,
SEM_PERF_SEL_CPC1_OFFL_E17_REQ_WAIT = 0x37,
SEM_PERF_SEL_CPC1_OFFL_E18_REQ_WAIT = 0x38,
SEM_PERF_SEL_CPC1_OFFL_E19_REQ_WAIT = 0x39,
SEM_PERF_SEL_CPC1_OFFL_E20_REQ_WAIT = 0x3a,
SEM_PERF_SEL_CPC1_OFFL_E21_REQ_WAIT = 0x3b,
SEM_PERF_SEL_CPC1_OFFL_E22_REQ_WAIT = 0x3c,
SEM_PERF_SEL_CPC1_OFFL_E23_REQ_WAIT = 0x3d,
SEM_PERF_SEL_CPC1_OFFL_E24_REQ_WAIT = 0x3e,
SEM_PERF_SEL_CPC1_OFFL_E25_REQ_WAIT = 0x3f,
SEM_PERF_SEL_CPC1_OFFL_E26_REQ_WAIT = 0x40,
SEM_PERF_SEL_CPC1_OFFL_E27_REQ_WAIT = 0x41,
SEM_PERF_SEL_CPC1_OFFL_E28_REQ_WAIT = 0x42,
SEM_PERF_SEL_CPC1_OFFL_E29_REQ_WAIT = 0x43,
SEM_PERF_SEL_CPC1_OFFL_E30_REQ_WAIT = 0x44,
SEM_PERF_SEL_CPC1_OFFL_E31_REQ_WAIT = 0x45,
SEM_PERF_SEL_CPC2_OFFL_E0_REQ_WAIT = 0x46,
SEM_PERF_SEL_CPC2_OFFL_E1_REQ_WAIT = 0x47,
SEM_PERF_SEL_CPC2_OFFL_E2_REQ_WAIT = 0x48,
SEM_PERF_SEL_CPC2_OFFL_E3_REQ_WAIT = 0x49,
SEM_PERF_SEL_CPC2_OFFL_E4_REQ_WAIT = 0x4a,
SEM_PERF_SEL_CPC2_OFFL_E5_REQ_WAIT = 0x4b,
SEM_PERF_SEL_CPC2_OFFL_E6_REQ_WAIT = 0x4c,
SEM_PERF_SEL_CPC2_OFFL_E7_REQ_WAIT = 0x4d,
SEM_PERF_SEL_CPC2_OFFL_E8_REQ_WAIT = 0x4e,
SEM_PERF_SEL_CPC2_OFFL_E9_REQ_WAIT = 0x4f,
SEM_PERF_SEL_CPC2_OFFL_E10_REQ_WAIT = 0x50,
SEM_PERF_SEL_CPC2_OFFL_E11_REQ_WAIT = 0x51,
SEM_PERF_SEL_CPC2_OFFL_E12_REQ_WAIT = 0x52,
SEM_PERF_SEL_CPC2_OFFL_E13_REQ_WAIT = 0x53,
SEM_PERF_SEL_CPC2_OFFL_E14_REQ_WAIT = 0x54,
SEM_PERF_SEL_CPC2_OFFL_E15_REQ_WAIT = 0x55,
SEM_PERF_SEL_CPC2_OFFL_E16_REQ_WAIT = 0x56,
SEM_PERF_SEL_CPC2_OFFL_E17_REQ_WAIT = 0x57,
SEM_PERF_SEL_CPC2_OFFL_E18_REQ_WAIT = 0x58,
SEM_PERF_SEL_CPC2_OFFL_E19_REQ_WAIT = 0x59,
SEM_PERF_SEL_CPC2_OFFL_E20_REQ_WAIT = 0x5a,
SEM_PERF_SEL_CPC2_OFFL_E21_REQ_WAIT = 0x5b,
SEM_PERF_SEL_CPC2_OFFL_E22_REQ_WAIT = 0x5c,
SEM_PERF_SEL_CPC2_OFFL_E23_REQ_WAIT = 0x5d,
SEM_PERF_SEL_CPC2_OFFL_E24_REQ_WAIT = 0x5e,
SEM_PERF_SEL_CPC2_OFFL_E25_REQ_WAIT = 0x5f,
SEM_PERF_SEL_CPC2_OFFL_E26_REQ_WAIT = 0x60,
SEM_PERF_SEL_CPC2_OFFL_E27_REQ_WAIT = 0x61,
SEM_PERF_SEL_CPC2_OFFL_E28_REQ_WAIT = 0x62,
SEM_PERF_SEL_CPC2_OFFL_E29_REQ_WAIT = 0x63,
SEM_PERF_SEL_CPC2_OFFL_E30_REQ_WAIT = 0x64,
SEM_PERF_SEL_CPC2_OFFL_E31_REQ_WAIT = 0x65,
SEM_PERF_SEL_CPC1_OFFL_E0_POLL_WAIT = 0x66,
SEM_PERF_SEL_CPC1_OFFL_E1_POLL_WAIT = 0x67,
SEM_PERF_SEL_CPC1_OFFL_E2_POLL_WAIT = 0x68,
SEM_PERF_SEL_CPC1_OFFL_E3_POLL_WAIT = 0x69,
SEM_PERF_SEL_CPC1_OFFL_E4_POLL_WAIT = 0x6a,
SEM_PERF_SEL_CPC1_OFFL_E5_POLL_WAIT = 0x6b,
SEM_PERF_SEL_CPC1_OFFL_E6_POLL_WAIT = 0x6c,
SEM_PERF_SEL_CPC1_OFFL_E7_POLL_WAIT = 0x6d,
SEM_PERF_SEL_CPC1_OFFL_E8_POLL_WAIT = 0x6e,
SEM_PERF_SEL_CPC1_OFFL_E9_POLL_WAIT = 0x6f,
SEM_PERF_SEL_CPC1_OFFL_E10_POLL_WAIT = 0x70,
SEM_PERF_SEL_CPC1_OFFL_E11_POLL_WAIT = 0x71,
SEM_PERF_SEL_CPC1_OFFL_E12_POLL_WAIT = 0x72,
SEM_PERF_SEL_CPC1_OFFL_E13_POLL_WAIT = 0x73,
SEM_PERF_SEL_CPC1_OFFL_E14_POLL_WAIT = 0x74,
SEM_PERF_SEL_CPC1_OFFL_E15_POLL_WAIT = 0x75,
SEM_PERF_SEL_CPC1_OFFL_E16_POLL_WAIT = 0x76,
SEM_PERF_SEL_CPC1_OFFL_E17_POLL_WAIT = 0x77,
SEM_PERF_SEL_CPC1_OFFL_E18_POLL_WAIT = 0x78,
SEM_PERF_SEL_CPC1_OFFL_E19_POLL_WAIT = 0x79,
SEM_PERF_SEL_CPC1_OFFL_E20_POLL_WAIT = 0x7a,
SEM_PERF_SEL_CPC1_OFFL_E21_POLL_WAIT = 0x7b,
SEM_PERF_SEL_CPC1_OFFL_E22_POLL_WAIT = 0x7c,
SEM_PERF_SEL_CPC1_OFFL_E23_POLL_WAIT = 0x7d,
SEM_PERF_SEL_CPC1_OFFL_E24_POLL_WAIT = 0x7e,
SEM_PERF_SEL_CPC1_OFFL_E25_POLL_WAIT = 0x7f,
SEM_PERF_SEL_CPC1_OFFL_E26_POLL_WAIT = 0x80,
SEM_PERF_SEL_CPC1_OFFL_E27_POLL_WAIT = 0x81,
SEM_PERF_SEL_CPC1_OFFL_E28_POLL_WAIT = 0x82,
SEM_PERF_SEL_CPC1_OFFL_E29_POLL_WAIT = 0x83,
SEM_PERF_SEL_CPC1_OFFL_E30_POLL_WAIT = 0x84,
SEM_PERF_SEL_CPC1_OFFL_E31_POLL_WAIT = 0x85,
SEM_PERF_SEL_CPC2_OFFL_E0_POLL_WAIT = 0x86,
SEM_PERF_SEL_CPC2_OFFL_E1_POLL_WAIT = 0x87,
SEM_PERF_SEL_CPC2_OFFL_E2_POLL_WAIT = 0x88,
SEM_PERF_SEL_CPC2_OFFL_E3_POLL_WAIT = 0x89,
SEM_PERF_SEL_CPC2_OFFL_E4_POLL_WAIT = 0x8a,
SEM_PERF_SEL_CPC2_OFFL_E5_POLL_WAIT = 0x8b,
SEM_PERF_SEL_CPC2_OFFL_E6_POLL_WAIT = 0x8c,
SEM_PERF_SEL_CPC2_OFFL_E7_POLL_WAIT = 0x8d,
SEM_PERF_SEL_CPC2_OFFL_E8_POLL_WAIT = 0x8e,
SEM_PERF_SEL_CPC2_OFFL_E9_POLL_WAIT = 0x8f,
SEM_PERF_SEL_CPC2_OFFL_E10_POLL_WAIT = 0x90,
SEM_PERF_SEL_CPC2_OFFL_E11_POLL_WAIT = 0x91,
SEM_PERF_SEL_CPC2_OFFL_E12_POLL_WAIT = 0x92,
SEM_PERF_SEL_CPC2_OFFL_E13_POLL_WAIT = 0x93,
SEM_PERF_SEL_CPC2_OFFL_E14_POLL_WAIT = 0x94,
SEM_PERF_SEL_CPC2_OFFL_E15_POLL_WAIT = 0x95,
SEM_PERF_SEL_CPC2_OFFL_E16_POLL_WAIT = 0x96,
SEM_PERF_SEL_CPC2_OFFL_E17_POLL_WAIT = 0x97,
SEM_PERF_SEL_CPC2_OFFL_E18_POLL_WAIT = 0x98,
SEM_PERF_SEL_CPC2_OFFL_E19_POLL_WAIT = 0x99,
SEM_PERF_SEL_CPC2_OFFL_E20_POLL_WAIT = 0x9a,
SEM_PERF_SEL_CPC2_OFFL_E21_POLL_WAIT = 0x9b,
SEM_PERF_SEL_CPC2_OFFL_E22_POLL_WAIT = 0x9c,
SEM_PERF_SEL_CPC2_OFFL_E23_POLL_WAIT = 0x9d,
SEM_PERF_SEL_CPC2_OFFL_E24_POLL_WAIT = 0x9e,
SEM_PERF_SEL_CPC2_OFFL_E25_POLL_WAIT = 0x9f,
SEM_PERF_SEL_CPC2_OFFL_E26_POLL_WAIT = 0xa0,
SEM_PERF_SEL_CPC2_OFFL_E27_POLL_WAIT = 0xa1,
SEM_PERF_SEL_CPC2_OFFL_E28_POLL_WAIT = 0xa2,
SEM_PERF_SEL_CPC2_OFFL_E29_POLL_WAIT = 0xa3,
SEM_PERF_SEL_CPC2_OFFL_E30_POLL_WAIT = 0xa4,
SEM_PERF_SEL_CPC2_OFFL_E31_POLL_WAIT = 0xa5,
SEM_PERF_SEL_MC_RD_REQ = 0xa6,
SEM_PERF_SEL_MC_RD_RET = 0xa7,
SEM_PERF_SEL_MC_WR_REQ = 0xa8,
SEM_PERF_SEL_MC_WR_RET = 0xa9,
SEM_PERF_SEL_ATC_REQ = 0xaa,
SEM_PERF_SEL_ATC_RET = 0xab,
SEM_PERF_SEL_ATC_XNACK = 0xac,
SEM_PERF_SEL_ATC_INVALIDATION = 0xad,
} SEM_PERF_SEL;
typedef enum SRBM_PERFCOUNT1_SEL {
SRBM_PERF_SEL_COUNT = 0x0,
SRBM_PERF_SEL_BIF_BUSY = 0x1,
SRBM_PERF_SEL_SDMA0_BUSY = 0x3,
SRBM_PERF_SEL_IH_BUSY = 0x4,
SRBM_PERF_SEL_MCB_BUSY = 0x5,
SRBM_PERF_SEL_MCB_NON_DISPLAY_BUSY = 0x6,
SRBM_PERF_SEL_MCC_BUSY = 0x7,
SRBM_PERF_SEL_MCD_BUSY = 0x8,
SRBM_PERF_SEL_CHUB_BUSY = 0x9,
SRBM_PERF_SEL_SEM_BUSY = 0xa,
SRBM_PERF_SEL_UVD_BUSY = 0xb,
SRBM_PERF_SEL_VMC_BUSY = 0xc,
SRBM_PERF_SEL_ODE_BUSY = 0xd,
SRBM_PERF_SEL_SDMA1_BUSY = 0xe,
SRBM_PERF_SEL_SAMMSP_BUSY = 0xf,
SRBM_PERF_SEL_VCE0_BUSY = 0x10,
SRBM_PERF_SEL_XDMA_BUSY = 0x11,
SRBM_PERF_SEL_ACP_BUSY = 0x12,
SRBM_PERF_SEL_SDMA2_BUSY = 0x13,
SRBM_PERF_SEL_SDMA3_BUSY = 0x14,
RESERVED0 = 0x15,
SRBM_PERF_SEL_VMC1_BUSY = 0x16,
SRBM_PERF_SEL_ISP_BUSY = 0x17,
SRBM_PERF_SEL_VCE1_BUSY = 0x18,
SRBM_PERF_SEL_GCATCL2_BUSY = 0x19,
SRBM_PERF_SEL_OSATCL2_BUSY = 0x1a,
SRBM_PERF_SEL_VP8_BUSY = 0x1b,
} SRBM_PERFCOUNT1_SEL;
typedef enum SYS_GRBM_GFX_INDEX_SEL {
GRBM_GFX_INDEX_BIF = 0x0,
GRBM_GFX_INDEX_SDMA0 = 0x1,
GRBM_GFX_INDEX_SDMA1 = 0x2,
RESEVERED0 = 0x3,
GRBM_GFX_INDEX_UVD = 0x4,
GRBM_GFX_INDEX_VCE0 = 0x5,
GRBM_GFX_INDEX_VCE1 = 0x6,
GRBM_GFX_INDEX_ACP = 0x7,
GRBM_GFX_INDEX_SMU = 0x8,
GRBM_GFX_INDEX_SAMMSP = 0x9,
GRBM_GFX_INDEX_VP8 = 0xa,
GRBM_GFX_INDEX_ISP = 0xb,
GRBM_GFX_INDEX_TST = 0xc,
GRBM_GFX_INDEX_SDMA2 = 0xd,
GRBM_GFX_INDEX_SDMA3 = 0xe,
} SYS_GRBM_GFX_INDEX_SEL;
typedef enum SRBM_GFX_CNTL_SEL {
SRBM_GFX_CNTL_BIF = 0x0,
SRBM_GFX_CNTL_SDMA0 = 0x1,
SRBM_GFX_CNTL_SDMA1 = 0x2,
SRBM_GFX_CNTL_GRBM = 0x3,
SRBM_GFX_CNTL_UVD = 0x4,
SRBM_GFX_CNTL_VCE0 = 0x5,
SRBM_GFX_CNTL_VCE1 = 0x6,
SRBM_GFX_CNTL_ACP = 0x7,
SRBM_GFX_CNTL_SMU = 0x8,
SRBM_GFX_CNTL_SAMMSP = 0x9,
SRBM_GFX_CNTL_VP8 = 0xa,
SRBM_GFX_CNTL_ISP = 0xb,
SRBM_GFX_CNTL_TST = 0xc,
SRBM_GFX_CNTL_SDMA2 = 0xd,
SRBM_GFX_CNTL_SDMA3 = 0xe,
} SRBM_GFX_CNTL_SEL;
typedef enum SDMA_PERF_SEL {
SDMA_PERF_SEL_CYCLE = 0x0,
SDMA_PERF_SEL_IDLE = 0x1,
SDMA_PERF_SEL_REG_IDLE = 0x2,
SDMA_PERF_SEL_RB_EMPTY = 0x3,
SDMA_PERF_SEL_RB_FULL = 0x4,
SDMA_PERF_SEL_RB_WPTR_WRAP = 0x5,
SDMA_PERF_SEL_RB_RPTR_WRAP = 0x6,
SDMA_PERF_SEL_RB_WPTR_POLL_READ = 0x7,
SDMA_PERF_SEL_RB_RPTR_WB = 0x8,
SDMA_PERF_SEL_RB_CMD_IDLE = 0x9,
SDMA_PERF_SEL_RB_CMD_FULL = 0xa,
SDMA_PERF_SEL_IB_CMD_IDLE = 0xb,
SDMA_PERF_SEL_IB_CMD_FULL = 0xc,
SDMA_PERF_SEL_EX_IDLE = 0xd,
SDMA_PERF_SEL_SRBM_REG_SEND = 0xe,
SDMA_PERF_SEL_EX_IDLE_POLL_TIMER_EXPIRE = 0xf,
SDMA_PERF_SEL_MC_WR_IDLE = 0x10,
SDMA_PERF_SEL_MC_WR_COUNT = 0x11,
SDMA_PERF_SEL_MC_RD_IDLE = 0x12,
SDMA_PERF_SEL_MC_RD_COUNT = 0x13,
SDMA_PERF_SEL_MC_RD_RET_STALL = 0x14,
SDMA_PERF_SEL_MC_RD_NO_POLL_IDLE = 0x15,
SDMA_PERF_SEL_SEM_IDLE = 0x18,
SDMA_PERF_SEL_SEM_REQ_STALL = 0x19,
SDMA_PERF_SEL_SEM_REQ_COUNT = 0x1a,
SDMA_PERF_SEL_SEM_RESP_INCOMPLETE = 0x1b,
SDMA_PERF_SEL_SEM_RESP_FAIL = 0x1c,
SDMA_PERF_SEL_SEM_RESP_PASS = 0x1d,
SDMA_PERF_SEL_INT_IDLE = 0x1e,
SDMA_PERF_SEL_INT_REQ_STALL = 0x1f,
SDMA_PERF_SEL_INT_REQ_COUNT = 0x20,
SDMA_PERF_SEL_INT_RESP_ACCEPTED = 0x21,
SDMA_PERF_SEL_INT_RESP_RETRY = 0x22,
SDMA_PERF_SEL_NUM_PACKET = 0x23,
SDMA_PERF_SEL_CE_WREQ_IDLE = 0x25,
SDMA_PERF_SEL_CE_WR_IDLE = 0x26,
SDMA_PERF_SEL_CE_SPLIT_IDLE = 0x27,
SDMA_PERF_SEL_CE_RREQ_IDLE = 0x28,
SDMA_PERF_SEL_CE_OUT_IDLE = 0x29,
SDMA_PERF_SEL_CE_IN_IDLE = 0x2a,
SDMA_PERF_SEL_CE_DST_IDLE = 0x2b,
SDMA_PERF_SEL_CE_AFIFO_FULL = 0x2e,
SDMA_PERF_SEL_CE_INFO_FULL = 0x31,
SDMA_PERF_SEL_CE_INFO1_FULL = 0x32,
SDMA_PERF_SEL_CE_RD_STALL = 0x33,
SDMA_PERF_SEL_CE_WR_STALL = 0x34,
SDMA_PERF_SEL_GFX_SELECT = 0x35,
SDMA_PERF_SEL_RLC0_SELECT = 0x36,
SDMA_PERF_SEL_RLC1_SELECT = 0x37,
SDMA_PERF_SEL_CTX_CHANGE = 0x38,
SDMA_PERF_SEL_CTX_CHANGE_EXPIRED = 0x39,
SDMA_PERF_SEL_CTX_CHANGE_EXCEPTION = 0x3a,
SDMA_PERF_SEL_DOORBELL = 0x3b,
SDMA_PERF_SEL_RD_BA_RTR = 0x3c,
SDMA_PERF_SEL_WR_BA_RTR = 0x3d,
SDMA_PERF_SEL_F32_L1_WR_VLD = 0x3e,
SDMA_PERF_SEL_CE_L1_WR_VLD = 0x3f,
SDMA_PERF_SEL_CE_L1_STALL = 0x40,
SDMA_PERF_SEL_SDMA_INVACK_NFLUSH = 0x41,
SDMA_PERF_SEL_SDMA_INVACK_FLUSH = 0x42,
SDMA_PERF_SEL_ATCL2_INVREQ_NFLUSH = 0x43,
SDMA_PERF_SEL_ATCL2_INVREQ_FLUSH = 0x44,
SDMA_PERF_SEL_ATCL2_RET_XNACK = 0x45,
SDMA_PERF_SEL_ATCL2_RET_ACK = 0x46,
SDMA_PERF_SEL_ATCL2_FREE = 0x47,
SDMA_PERF_SEL_SDMA_ATCL2_SEND = 0x48,
SDMA_PERF_SEL_DMA_L1_WR_SEND = 0x49,
SDMA_PERF_SEL_DMA_L1_RD_SEND = 0x4a,
SDMA_PERF_SEL_DMA_MC_WR_SEND = 0x4b,
SDMA_PERF_SEL_DMA_MC_RD_SEND = 0x4c,
SDMA_PERF_SEL_L1_WR_FIFO_IDLE = 0x4d,
SDMA_PERF_SEL_L1_RD_FIFO_IDLE = 0x4e,
SDMA_PERF_SEL_L1_WRL2_IDLE = 0x4f,
SDMA_PERF_SEL_L1_RDL2_IDLE = 0x50,
SDMA_PERF_SEL_L1_WRMC_IDLE = 0x51,
SDMA_PERF_SEL_L1_RDMC_IDLE = 0x52,
SDMA_PERF_SEL_L1_WR_INV_IDLE = 0x53,
SDMA_PERF_SEL_L1_RD_INV_IDLE = 0x54,
SDMA_PERF_SEL_L1_WR_INV_EN = 0x55,
SDMA_PERF_SEL_L1_RD_INV_EN = 0x56,
SDMA_PERF_SEL_L1_WR_WAIT_INVADR = 0x57,
SDMA_PERF_SEL_L1_RD_WAIT_INVADR = 0x58,
SDMA_PERF_SEL_IS_INVREQ_ADDR_WR = 0x59,
SDMA_PERF_SEL_IS_INVREQ_ADDR_RD = 0x5a,
SDMA_PERF_SEL_L1_WR_XNACK_TIMEOUT = 0x5b,
SDMA_PERF_SEL_L1_RD_XNACK_TIMEOUT = 0x5c,
SDMA_PERF_SEL_L1_INV_MIDDLE = 0x5d,
} SDMA_PERF_SEL;
typedef enum DebugBlockId {
DBG_BLOCK_ID_RESERVED = 0x0,
DBG_BLOCK_ID_DBG = 0x1,
DBG_BLOCK_ID_VMC = 0x2,
DBG_BLOCK_ID_PDMA = 0x3,
DBG_BLOCK_ID_CG = 0x4,
DBG_BLOCK_ID_SRBM = 0x5,
DBG_BLOCK_ID_GRBM = 0x6,
DBG_BLOCK_ID_RLC = 0x7,
DBG_BLOCK_ID_CSC = 0x8,
DBG_BLOCK_ID_SEM = 0x9,
DBG_BLOCK_ID_IH = 0xa,
DBG_BLOCK_ID_SC = 0xb,
DBG_BLOCK_ID_SQ = 0xc,
DBG_BLOCK_ID_UVDU = 0xd,
DBG_BLOCK_ID_SQA = 0xe,
DBG_BLOCK_ID_SDMA0 = 0xf,
DBG_BLOCK_ID_SDMA1 = 0x10,
DBG_BLOCK_ID_SPIM = 0x11,
DBG_BLOCK_ID_GDS = 0x12,
DBG_BLOCK_ID_VC0 = 0x13,
DBG_BLOCK_ID_VC1 = 0x14,
DBG_BLOCK_ID_PA0 = 0x15,
DBG_BLOCK_ID_PA1 = 0x16,
DBG_BLOCK_ID_CP0 = 0x17,
DBG_BLOCK_ID_CP1 = 0x18,
DBG_BLOCK_ID_CP2 = 0x19,
DBG_BLOCK_ID_XBR = 0x1a,
DBG_BLOCK_ID_UVDM = 0x1b,
DBG_BLOCK_ID_VGT0 = 0x1c,
DBG_BLOCK_ID_VGT1 = 0x1d,
DBG_BLOCK_ID_IA = 0x1e,
DBG_BLOCK_ID_SXM0 = 0x1f,
DBG_BLOCK_ID_SXM1 = 0x20,
DBG_BLOCK_ID_SCT0 = 0x21,
DBG_BLOCK_ID_SCT1 = 0x22,
DBG_BLOCK_ID_SPM0 = 0x23,
DBG_BLOCK_ID_SPM1 = 0x24,
DBG_BLOCK_ID_UNUSED0 = 0x25,
DBG_BLOCK_ID_UNUSED1 = 0x26,
DBG_BLOCK_ID_TCAA = 0x27,
DBG_BLOCK_ID_TCAB = 0x28,
DBG_BLOCK_ID_TCCA = 0x29,
DBG_BLOCK_ID_TCCB = 0x2a,
DBG_BLOCK_ID_MCC0 = 0x2b,
DBG_BLOCK_ID_MCC1 = 0x2c,
DBG_BLOCK_ID_MCC2 = 0x2d,
DBG_BLOCK_ID_MCC3 = 0x2e,
DBG_BLOCK_ID_SXS0 = 0x2f,
DBG_BLOCK_ID_SXS1 = 0x30,
DBG_BLOCK_ID_SXS2 = 0x31,
DBG_BLOCK_ID_SXS3 = 0x32,
DBG_BLOCK_ID_SXS4 = 0x33,
DBG_BLOCK_ID_SXS5 = 0x34,
DBG_BLOCK_ID_SXS6 = 0x35,
DBG_BLOCK_ID_SXS7 = 0x36,
DBG_BLOCK_ID_SXS8 = 0x37,
DBG_BLOCK_ID_SXS9 = 0x38,
DBG_BLOCK_ID_BCI0 = 0x39,
DBG_BLOCK_ID_BCI1 = 0x3a,
DBG_BLOCK_ID_BCI2 = 0x3b,
DBG_BLOCK_ID_BCI3 = 0x3c,
DBG_BLOCK_ID_MCB = 0x3d,
DBG_BLOCK_ID_UNUSED6 = 0x3e,
DBG_BLOCK_ID_SQA00 = 0x3f,
DBG_BLOCK_ID_SQA01 = 0x40,
DBG_BLOCK_ID_SQA02 = 0x41,
DBG_BLOCK_ID_SQA10 = 0x42,
DBG_BLOCK_ID_SQA11 = 0x43,
DBG_BLOCK_ID_SQA12 = 0x44,
DBG_BLOCK_ID_UNUSED7 = 0x45,
DBG_BLOCK_ID_UNUSED8 = 0x46,
DBG_BLOCK_ID_SQB00 = 0x47,
DBG_BLOCK_ID_SQB01 = 0x48,
DBG_BLOCK_ID_SQB10 = 0x49,
DBG_BLOCK_ID_SQB11 = 0x4a,
DBG_BLOCK_ID_SQ00 = 0x4b,
DBG_BLOCK_ID_SQ01 = 0x4c,
DBG_BLOCK_ID_SQ10 = 0x4d,
DBG_BLOCK_ID_SQ11 = 0x4e,
DBG_BLOCK_ID_CB00 = 0x4f,
DBG_BLOCK_ID_CB01 = 0x50,
DBG_BLOCK_ID_CB02 = 0x51,
DBG_BLOCK_ID_CB03 = 0x52,
DBG_BLOCK_ID_CB04 = 0x53,
DBG_BLOCK_ID_UNUSED9 = 0x54,
DBG_BLOCK_ID_UNUSED10 = 0x55,
DBG_BLOCK_ID_UNUSED11 = 0x56,
DBG_BLOCK_ID_CB10 = 0x57,
DBG_BLOCK_ID_CB11 = 0x58,
DBG_BLOCK_ID_CB12 = 0x59,
DBG_BLOCK_ID_CB13 = 0x5a,
DBG_BLOCK_ID_CB14 = 0x5b,
DBG_BLOCK_ID_UNUSED12 = 0x5c,
DBG_BLOCK_ID_UNUSED13 = 0x5d,
DBG_BLOCK_ID_UNUSED14 = 0x5e,
DBG_BLOCK_ID_TCP0 = 0x5f,
DBG_BLOCK_ID_TCP1 = 0x60,
DBG_BLOCK_ID_TCP2 = 0x61,
DBG_BLOCK_ID_TCP3 = 0x62,
DBG_BLOCK_ID_TCP4 = 0x63,
DBG_BLOCK_ID_TCP5 = 0x64,
DBG_BLOCK_ID_TCP6 = 0x65,
DBG_BLOCK_ID_TCP7 = 0x66,
DBG_BLOCK_ID_TCP8 = 0x67,
DBG_BLOCK_ID_TCP9 = 0x68,
DBG_BLOCK_ID_TCP10 = 0x69,
DBG_BLOCK_ID_TCP11 = 0x6a,
DBG_BLOCK_ID_TCP12 = 0x6b,
DBG_BLOCK_ID_TCP13 = 0x6c,
DBG_BLOCK_ID_TCP14 = 0x6d,
DBG_BLOCK_ID_TCP15 = 0x6e,
DBG_BLOCK_ID_TCP16 = 0x6f,
DBG_BLOCK_ID_TCP17 = 0x70,
DBG_BLOCK_ID_TCP18 = 0x71,
DBG_BLOCK_ID_TCP19 = 0x72,
DBG_BLOCK_ID_TCP20 = 0x73,
DBG_BLOCK_ID_TCP21 = 0x74,
DBG_BLOCK_ID_TCP22 = 0x75,
DBG_BLOCK_ID_TCP23 = 0x76,
DBG_BLOCK_ID_TCP_RESERVED0 = 0x77,
DBG_BLOCK_ID_TCP_RESERVED1 = 0x78,
DBG_BLOCK_ID_TCP_RESERVED2 = 0x79,
DBG_BLOCK_ID_TCP_RESERVED3 = 0x7a,
DBG_BLOCK_ID_TCP_RESERVED4 = 0x7b,
DBG_BLOCK_ID_TCP_RESERVED5 = 0x7c,
DBG_BLOCK_ID_TCP_RESERVED6 = 0x7d,
DBG_BLOCK_ID_TCP_RESERVED7 = 0x7e,
DBG_BLOCK_ID_DB00 = 0x7f,
DBG_BLOCK_ID_DB01 = 0x80,
DBG_BLOCK_ID_DB02 = 0x81,
DBG_BLOCK_ID_DB03 = 0x82,
DBG_BLOCK_ID_DB04 = 0x83,
DBG_BLOCK_ID_UNUSED15 = 0x84,
DBG_BLOCK_ID_UNUSED16 = 0x85,
DBG_BLOCK_ID_UNUSED17 = 0x86,
DBG_BLOCK_ID_DB10 = 0x87,
DBG_BLOCK_ID_DB11 = 0x88,
DBG_BLOCK_ID_DB12 = 0x89,
DBG_BLOCK_ID_DB13 = 0x8a,
DBG_BLOCK_ID_DB14 = 0x8b,
DBG_BLOCK_ID_UNUSED18 = 0x8c,
DBG_BLOCK_ID_UNUSED19 = 0x8d,
DBG_BLOCK_ID_UNUSED20 = 0x8e,
DBG_BLOCK_ID_TCC0 = 0x8f,
DBG_BLOCK_ID_TCC1 = 0x90,
DBG_BLOCK_ID_TCC2 = 0x91,
DBG_BLOCK_ID_TCC3 = 0x92,
DBG_BLOCK_ID_TCC4 = 0x93,
DBG_BLOCK_ID_TCC5 = 0x94,
DBG_BLOCK_ID_TCC6 = 0x95,
DBG_BLOCK_ID_TCC7 = 0x96,
DBG_BLOCK_ID_SPS00 = 0x97,
DBG_BLOCK_ID_SPS01 = 0x98,
DBG_BLOCK_ID_SPS02 = 0x99,
DBG_BLOCK_ID_SPS10 = 0x9a,
DBG_BLOCK_ID_SPS11 = 0x9b,
DBG_BLOCK_ID_SPS12 = 0x9c,
DBG_BLOCK_ID_UNUSED21 = 0x9d,
DBG_BLOCK_ID_UNUSED22 = 0x9e,
DBG_BLOCK_ID_TA00 = 0x9f,
DBG_BLOCK_ID_TA01 = 0xa0,
DBG_BLOCK_ID_TA02 = 0xa1,
DBG_BLOCK_ID_TA03 = 0xa2,
DBG_BLOCK_ID_TA04 = 0xa3,
DBG_BLOCK_ID_TA05 = 0xa4,
DBG_BLOCK_ID_TA06 = 0xa5,
DBG_BLOCK_ID_TA07 = 0xa6,
DBG_BLOCK_ID_TA08 = 0xa7,
DBG_BLOCK_ID_TA09 = 0xa8,
DBG_BLOCK_ID_TA0A = 0xa9,
DBG_BLOCK_ID_TA0B = 0xaa,
DBG_BLOCK_ID_UNUSED23 = 0xab,
DBG_BLOCK_ID_UNUSED24 = 0xac,
DBG_BLOCK_ID_UNUSED25 = 0xad,
DBG_BLOCK_ID_UNUSED26 = 0xae,
DBG_BLOCK_ID_TA10 = 0xaf,
DBG_BLOCK_ID_TA11 = 0xb0,
DBG_BLOCK_ID_TA12 = 0xb1,
DBG_BLOCK_ID_TA13 = 0xb2,
DBG_BLOCK_ID_TA14 = 0xb3,
DBG_BLOCK_ID_TA15 = 0xb4,
DBG_BLOCK_ID_TA16 = 0xb5,
DBG_BLOCK_ID_TA17 = 0xb6,
DBG_BLOCK_ID_TA18 = 0xb7,
DBG_BLOCK_ID_TA19 = 0xb8,
DBG_BLOCK_ID_TA1A = 0xb9,
DBG_BLOCK_ID_TA1B = 0xba,
DBG_BLOCK_ID_UNUSED27 = 0xbb,
DBG_BLOCK_ID_UNUSED28 = 0xbc,
DBG_BLOCK_ID_UNUSED29 = 0xbd,
DBG_BLOCK_ID_UNUSED30 = 0xbe,
DBG_BLOCK_ID_TD00 = 0xbf,
DBG_BLOCK_ID_TD01 = 0xc0,
DBG_BLOCK_ID_TD02 = 0xc1,
DBG_BLOCK_ID_TD03 = 0xc2,
DBG_BLOCK_ID_TD04 = 0xc3,
DBG_BLOCK_ID_TD05 = 0xc4,
DBG_BLOCK_ID_TD06 = 0xc5,
DBG_BLOCK_ID_TD07 = 0xc6,
DBG_BLOCK_ID_TD08 = 0xc7,
DBG_BLOCK_ID_TD09 = 0xc8,
DBG_BLOCK_ID_TD0A = 0xc9,
DBG_BLOCK_ID_TD0B = 0xca,
DBG_BLOCK_ID_UNUSED31 = 0xcb,
DBG_BLOCK_ID_UNUSED32 = 0xcc,
DBG_BLOCK_ID_UNUSED33 = 0xcd,
DBG_BLOCK_ID_UNUSED34 = 0xce,
DBG_BLOCK_ID_TD10 = 0xcf,
DBG_BLOCK_ID_TD11 = 0xd0,
DBG_BLOCK_ID_TD12 = 0xd1,
DBG_BLOCK_ID_TD13 = 0xd2,
DBG_BLOCK_ID_TD14 = 0xd3,
DBG_BLOCK_ID_TD15 = 0xd4,
DBG_BLOCK_ID_TD16 = 0xd5,
DBG_BLOCK_ID_TD17 = 0xd6,
DBG_BLOCK_ID_TD18 = 0xd7,
DBG_BLOCK_ID_TD19 = 0xd8,
DBG_BLOCK_ID_TD1A = 0xd9,
DBG_BLOCK_ID_TD1B = 0xda,
DBG_BLOCK_ID_UNUSED35 = 0xdb,
DBG_BLOCK_ID_UNUSED36 = 0xdc,
DBG_BLOCK_ID_UNUSED37 = 0xdd,
DBG_BLOCK_ID_UNUSED38 = 0xde,
DBG_BLOCK_ID_LDS00 = 0xdf,
DBG_BLOCK_ID_LDS01 = 0xe0,
DBG_BLOCK_ID_LDS02 = 0xe1,
DBG_BLOCK_ID_LDS03 = 0xe2,
DBG_BLOCK_ID_LDS04 = 0xe3,
DBG_BLOCK_ID_LDS05 = 0xe4,
DBG_BLOCK_ID_LDS06 = 0xe5,
DBG_BLOCK_ID_LDS07 = 0xe6,
DBG_BLOCK_ID_LDS08 = 0xe7,
DBG_BLOCK_ID_LDS09 = 0xe8,
DBG_BLOCK_ID_LDS0A = 0xe9,
DBG_BLOCK_ID_LDS0B = 0xea,
DBG_BLOCK_ID_UNUSED39 = 0xeb,
DBG_BLOCK_ID_UNUSED40 = 0xec,
DBG_BLOCK_ID_UNUSED41 = 0xed,
DBG_BLOCK_ID_UNUSED42 = 0xee,
DBG_BLOCK_ID_LDS10 = 0xef,
DBG_BLOCK_ID_LDS11 = 0xf0,
DBG_BLOCK_ID_LDS12 = 0xf1,
DBG_BLOCK_ID_LDS13 = 0xf2,
DBG_BLOCK_ID_LDS14 = 0xf3,
DBG_BLOCK_ID_LDS15 = 0xf4,
DBG_BLOCK_ID_LDS16 = 0xf5,
DBG_BLOCK_ID_LDS17 = 0xf6,
DBG_BLOCK_ID_LDS18 = 0xf7,
DBG_BLOCK_ID_LDS19 = 0xf8,
DBG_BLOCK_ID_LDS1A = 0xf9,
DBG_BLOCK_ID_LDS1B = 0xfa,
DBG_BLOCK_ID_UNUSED43 = 0xfb,
DBG_BLOCK_ID_UNUSED44 = 0xfc,
DBG_BLOCK_ID_UNUSED45 = 0xfd,
DBG_BLOCK_ID_UNUSED46 = 0xfe,
} DebugBlockId;
typedef enum DebugBlockId_BY2 {
DBG_BLOCK_ID_RESERVED_BY2 = 0x0,
DBG_BLOCK_ID_VMC_BY2 = 0x1,
DBG_BLOCK_ID_UNUSED0_BY2 = 0x2,
DBG_BLOCK_ID_GRBM_BY2 = 0x3,
DBG_BLOCK_ID_CSC_BY2 = 0x4,
DBG_BLOCK_ID_IH_BY2 = 0x5,
DBG_BLOCK_ID_SQ_BY2 = 0x6,
DBG_BLOCK_ID_UVD_BY2 = 0x7,
DBG_BLOCK_ID_SDMA0_BY2 = 0x8,
DBG_BLOCK_ID_SPIM_BY2 = 0x9,
DBG_BLOCK_ID_VC0_BY2 = 0xa,
DBG_BLOCK_ID_PA_BY2 = 0xb,
DBG_BLOCK_ID_CP0_BY2 = 0xc,
DBG_BLOCK_ID_CP2_BY2 = 0xd,
DBG_BLOCK_ID_PC0_BY2 = 0xe,
DBG_BLOCK_ID_BCI0_BY2 = 0xf,
DBG_BLOCK_ID_SXM0_BY2 = 0x10,
DBG_BLOCK_ID_SCT0_BY2 = 0x11,
DBG_BLOCK_ID_SPM0_BY2 = 0x12,
DBG_BLOCK_ID_BCI2_BY2 = 0x13,
DBG_BLOCK_ID_TCA_BY2 = 0x14,
DBG_BLOCK_ID_TCCA_BY2 = 0x15,
DBG_BLOCK_ID_MCC_BY2 = 0x16,
DBG_BLOCK_ID_MCC2_BY2 = 0x17,
DBG_BLOCK_ID_MCD_BY2 = 0x18,
DBG_BLOCK_ID_MCD2_BY2 = 0x19,
DBG_BLOCK_ID_MCD4_BY2 = 0x1a,
DBG_BLOCK_ID_MCB_BY2 = 0x1b,
DBG_BLOCK_ID_SQA_BY2 = 0x1c,
DBG_BLOCK_ID_SQA02_BY2 = 0x1d,
DBG_BLOCK_ID_SQA11_BY2 = 0x1e,
DBG_BLOCK_ID_UNUSED8_BY2 = 0x1f,
DBG_BLOCK_ID_SQB_BY2 = 0x20,
DBG_BLOCK_ID_SQB10_BY2 = 0x21,
DBG_BLOCK_ID_UNUSED10_BY2 = 0x22,
DBG_BLOCK_ID_UNUSED12_BY2 = 0x23,
DBG_BLOCK_ID_CB_BY2 = 0x24,
DBG_BLOCK_ID_CB02_BY2 = 0x25,
DBG_BLOCK_ID_CB10_BY2 = 0x26,
DBG_BLOCK_ID_CB12_BY2 = 0x27,
DBG_BLOCK_ID_SXS_BY2 = 0x28,
DBG_BLOCK_ID_SXS2_BY2 = 0x29,
DBG_BLOCK_ID_SXS4_BY2 = 0x2a,
DBG_BLOCK_ID_SXS6_BY2 = 0x2b,
DBG_BLOCK_ID_DB_BY2 = 0x2c,
DBG_BLOCK_ID_DB02_BY2 = 0x2d,
DBG_BLOCK_ID_DB10_BY2 = 0x2e,
DBG_BLOCK_ID_DB12_BY2 = 0x2f,
DBG_BLOCK_ID_TCP_BY2 = 0x30,
DBG_BLOCK_ID_TCP2_BY2 = 0x31,
DBG_BLOCK_ID_TCP4_BY2 = 0x32,
DBG_BLOCK_ID_TCP6_BY2 = 0x33,
DBG_BLOCK_ID_TCP8_BY2 = 0x34,
DBG_BLOCK_ID_TCP10_BY2 = 0x35,
DBG_BLOCK_ID_TCP12_BY2 = 0x36,
DBG_BLOCK_ID_TCP14_BY2 = 0x37,
DBG_BLOCK_ID_TCP16_BY2 = 0x38,
DBG_BLOCK_ID_TCP18_BY2 = 0x39,
DBG_BLOCK_ID_TCP20_BY2 = 0x3a,
DBG_BLOCK_ID_TCP22_BY2 = 0x3b,
DBG_BLOCK_ID_TCP_RESERVED0_BY2 = 0x3c,
DBG_BLOCK_ID_TCP_RESERVED2_BY2 = 0x3d,
DBG_BLOCK_ID_TCP_RESERVED4_BY2 = 0x3e,
DBG_BLOCK_ID_TCP_RESERVED6_BY2 = 0x3f,
DBG_BLOCK_ID_TCC_BY2 = 0x40,
DBG_BLOCK_ID_TCC2_BY2 = 0x41,
DBG_BLOCK_ID_TCC4_BY2 = 0x42,
DBG_BLOCK_ID_TCC6_BY2 = 0x43,
DBG_BLOCK_ID_SPS_BY2 = 0x44,
DBG_BLOCK_ID_SPS02_BY2 = 0x45,
DBG_BLOCK_ID_SPS11_BY2 = 0x46,
DBG_BLOCK_ID_UNUSED14_BY2 = 0x47,
DBG_BLOCK_ID_TA_BY2 = 0x48,
DBG_BLOCK_ID_TA02_BY2 = 0x49,
DBG_BLOCK_ID_TA04_BY2 = 0x4a,
DBG_BLOCK_ID_TA06_BY2 = 0x4b,
DBG_BLOCK_ID_TA08_BY2 = 0x4c,
DBG_BLOCK_ID_TA0A_BY2 = 0x4d,
DBG_BLOCK_ID_UNUSED20_BY2 = 0x4e,
DBG_BLOCK_ID_UNUSED22_BY2 = 0x4f,
DBG_BLOCK_ID_TA10_BY2 = 0x50,
DBG_BLOCK_ID_TA12_BY2 = 0x51,
DBG_BLOCK_ID_TA14_BY2 = 0x52,
DBG_BLOCK_ID_TA16_BY2 = 0x53,
DBG_BLOCK_ID_TA18_BY2 = 0x54,
DBG_BLOCK_ID_TA1A_BY2 = 0x55,
DBG_BLOCK_ID_UNUSED24_BY2 = 0x56,
DBG_BLOCK_ID_UNUSED26_BY2 = 0x57,
DBG_BLOCK_ID_TD_BY2 = 0x58,
DBG_BLOCK_ID_TD02_BY2 = 0x59,
DBG_BLOCK_ID_TD04_BY2 = 0x5a,
DBG_BLOCK_ID_TD06_BY2 = 0x5b,
DBG_BLOCK_ID_TD08_BY2 = 0x5c,
DBG_BLOCK_ID_TD0A_BY2 = 0x5d,
DBG_BLOCK_ID_UNUSED28_BY2 = 0x5e,
DBG_BLOCK_ID_UNUSED30_BY2 = 0x5f,
DBG_BLOCK_ID_TD10_BY2 = 0x60,
DBG_BLOCK_ID_TD12_BY2 = 0x61,
DBG_BLOCK_ID_TD14_BY2 = 0x62,
DBG_BLOCK_ID_TD16_BY2 = 0x63,
DBG_BLOCK_ID_TD18_BY2 = 0x64,
DBG_BLOCK_ID_TD1A_BY2 = 0x65,
DBG_BLOCK_ID_UNUSED32_BY2 = 0x66,
DBG_BLOCK_ID_UNUSED34_BY2 = 0x67,
DBG_BLOCK_ID_LDS_BY2 = 0x68,
DBG_BLOCK_ID_LDS02_BY2 = 0x69,
DBG_BLOCK_ID_LDS04_BY2 = 0x6a,
DBG_BLOCK_ID_LDS06_BY2 = 0x6b,
DBG_BLOCK_ID_LDS08_BY2 = 0x6c,
DBG_BLOCK_ID_LDS0A_BY2 = 0x6d,
DBG_BLOCK_ID_UNUSED36_BY2 = 0x6e,
DBG_BLOCK_ID_UNUSED38_BY2 = 0x6f,
DBG_BLOCK_ID_LDS10_BY2 = 0x70,
DBG_BLOCK_ID_LDS12_BY2 = 0x71,
DBG_BLOCK_ID_LDS14_BY2 = 0x72,
DBG_BLOCK_ID_LDS16_BY2 = 0x73,
DBG_BLOCK_ID_LDS18_BY2 = 0x74,
DBG_BLOCK_ID_LDS1A_BY2 = 0x75,
DBG_BLOCK_ID_UNUSED40_BY2 = 0x76,
DBG_BLOCK_ID_UNUSED42_BY2 = 0x77,
} DebugBlockId_BY2;
typedef enum DebugBlockId_BY4 {
DBG_BLOCK_ID_RESERVED_BY4 = 0x0,
DBG_BLOCK_ID_UNUSED0_BY4 = 0x1,
DBG_BLOCK_ID_CSC_BY4 = 0x2,
DBG_BLOCK_ID_SQ_BY4 = 0x3,
DBG_BLOCK_ID_SDMA0_BY4 = 0x4,
DBG_BLOCK_ID_VC0_BY4 = 0x5,
DBG_BLOCK_ID_CP0_BY4 = 0x6,
DBG_BLOCK_ID_UNUSED1_BY4 = 0x7,
DBG_BLOCK_ID_SXM0_BY4 = 0x8,
DBG_BLOCK_ID_SPM0_BY4 = 0x9,
DBG_BLOCK_ID_TCAA_BY4 = 0xa,
DBG_BLOCK_ID_MCC_BY4 = 0xb,
DBG_BLOCK_ID_MCD_BY4 = 0xc,
DBG_BLOCK_ID_MCD4_BY4 = 0xd,
DBG_BLOCK_ID_SQA_BY4 = 0xe,
DBG_BLOCK_ID_SQA11_BY4 = 0xf,
DBG_BLOCK_ID_SQB_BY4 = 0x10,
DBG_BLOCK_ID_UNUSED10_BY4 = 0x11,
DBG_BLOCK_ID_CB_BY4 = 0x12,
DBG_BLOCK_ID_CB10_BY4 = 0x13,
DBG_BLOCK_ID_SXS_BY4 = 0x14,
DBG_BLOCK_ID_SXS4_BY4 = 0x15,
DBG_BLOCK_ID_DB_BY4 = 0x16,
DBG_BLOCK_ID_DB10_BY4 = 0x17,
DBG_BLOCK_ID_TCP_BY4 = 0x18,
DBG_BLOCK_ID_TCP4_BY4 = 0x19,
DBG_BLOCK_ID_TCP8_BY4 = 0x1a,
DBG_BLOCK_ID_TCP12_BY4 = 0x1b,
DBG_BLOCK_ID_TCP16_BY4 = 0x1c,
DBG_BLOCK_ID_TCP20_BY4 = 0x1d,
DBG_BLOCK_ID_TCP_RESERVED0_BY4 = 0x1e,
DBG_BLOCK_ID_TCP_RESERVED4_BY4 = 0x1f,
DBG_BLOCK_ID_TCC_BY4 = 0x20,
DBG_BLOCK_ID_TCC4_BY4 = 0x21,
DBG_BLOCK_ID_SPS_BY4 = 0x22,
DBG_BLOCK_ID_SPS11_BY4 = 0x23,
DBG_BLOCK_ID_TA_BY4 = 0x24,
DBG_BLOCK_ID_TA04_BY4 = 0x25,
DBG_BLOCK_ID_TA08_BY4 = 0x26,
DBG_BLOCK_ID_UNUSED20_BY4 = 0x27,
DBG_BLOCK_ID_TA10_BY4 = 0x28,
DBG_BLOCK_ID_TA14_BY4 = 0x29,
DBG_BLOCK_ID_TA18_BY4 = 0x2a,
DBG_BLOCK_ID_UNUSED24_BY4 = 0x2b,
DBG_BLOCK_ID_TD_BY4 = 0x2c,
DBG_BLOCK_ID_TD04_BY4 = 0x2d,
DBG_BLOCK_ID_TD08_BY4 = 0x2e,
DBG_BLOCK_ID_UNUSED28_BY4 = 0x2f,
DBG_BLOCK_ID_TD10_BY4 = 0x30,
DBG_BLOCK_ID_TD14_BY4 = 0x31,
DBG_BLOCK_ID_TD18_BY4 = 0x32,
DBG_BLOCK_ID_UNUSED32_BY4 = 0x33,
DBG_BLOCK_ID_LDS_BY4 = 0x34,
DBG_BLOCK_ID_LDS04_BY4 = 0x35,
DBG_BLOCK_ID_LDS08_BY4 = 0x36,
DBG_BLOCK_ID_UNUSED36_BY4 = 0x37,
DBG_BLOCK_ID_LDS10_BY4 = 0x38,
DBG_BLOCK_ID_LDS14_BY4 = 0x39,
DBG_BLOCK_ID_LDS18_BY4 = 0x3a,
DBG_BLOCK_ID_UNUSED40_BY4 = 0x3b,
} DebugBlockId_BY4;
typedef enum DebugBlockId_BY8 {
DBG_BLOCK_ID_RESERVED_BY8 = 0x0,
DBG_BLOCK_ID_CSC_BY8 = 0x1,
DBG_BLOCK_ID_SDMA0_BY8 = 0x2,
DBG_BLOCK_ID_CP0_BY8 = 0x3,
DBG_BLOCK_ID_SXM0_BY8 = 0x4,
DBG_BLOCK_ID_TCA_BY8 = 0x5,
DBG_BLOCK_ID_MCD_BY8 = 0x6,
DBG_BLOCK_ID_SQA_BY8 = 0x7,
DBG_BLOCK_ID_SQB_BY8 = 0x8,
DBG_BLOCK_ID_CB_BY8 = 0x9,
DBG_BLOCK_ID_SXS_BY8 = 0xa,
DBG_BLOCK_ID_DB_BY8 = 0xb,
DBG_BLOCK_ID_TCP_BY8 = 0xc,
DBG_BLOCK_ID_TCP8_BY8 = 0xd,
DBG_BLOCK_ID_TCP16_BY8 = 0xe,
DBG_BLOCK_ID_TCP_RESERVED0_BY8 = 0xf,
DBG_BLOCK_ID_TCC_BY8 = 0x10,
DBG_BLOCK_ID_SPS_BY8 = 0x11,
DBG_BLOCK_ID_TA_BY8 = 0x12,
DBG_BLOCK_ID_TA08_BY8 = 0x13,
DBG_BLOCK_ID_TA10_BY8 = 0x14,
DBG_BLOCK_ID_TA18_BY8 = 0x15,
DBG_BLOCK_ID_TD_BY8 = 0x16,
DBG_BLOCK_ID_TD08_BY8 = 0x17,
DBG_BLOCK_ID_TD10_BY8 = 0x18,
DBG_BLOCK_ID_TD18_BY8 = 0x19,
DBG_BLOCK_ID_LDS_BY8 = 0x1a,
DBG_BLOCK_ID_LDS08_BY8 = 0x1b,
DBG_BLOCK_ID_LDS10_BY8 = 0x1c,
DBG_BLOCK_ID_LDS18_BY8 = 0x1d,
} DebugBlockId_BY8;
typedef enum DebugBlockId_BY16 {
DBG_BLOCK_ID_RESERVED_BY16 = 0x0,
DBG_BLOCK_ID_SDMA0_BY16 = 0x1,
DBG_BLOCK_ID_SXM_BY16 = 0x2,
DBG_BLOCK_ID_MCD_BY16 = 0x3,
DBG_BLOCK_ID_SQB_BY16 = 0x4,
DBG_BLOCK_ID_SXS_BY16 = 0x5,
DBG_BLOCK_ID_TCP_BY16 = 0x6,
DBG_BLOCK_ID_TCP16_BY16 = 0x7,
DBG_BLOCK_ID_TCC_BY16 = 0x8,
DBG_BLOCK_ID_TA_BY16 = 0x9,
DBG_BLOCK_ID_TA10_BY16 = 0xa,
DBG_BLOCK_ID_TD_BY16 = 0xb,
DBG_BLOCK_ID_TD10_BY16 = 0xc,
DBG_BLOCK_ID_LDS_BY16 = 0xd,
DBG_BLOCK_ID_LDS10_BY16 = 0xe,
} DebugBlockId_BY16;
typedef enum SurfaceEndian {
ENDIAN_NONE = 0x0,
ENDIAN_8IN16 = 0x1,
ENDIAN_8IN32 = 0x2,
ENDIAN_8IN64 = 0x3,
} SurfaceEndian;
typedef enum ArrayMode {
ARRAY_LINEAR_GENERAL = 0x0,
ARRAY_LINEAR_ALIGNED = 0x1,
ARRAY_1D_TILED_THIN1 = 0x2,
ARRAY_1D_TILED_THICK = 0x3,
ARRAY_2D_TILED_THIN1 = 0x4,
ARRAY_PRT_TILED_THIN1 = 0x5,
ARRAY_PRT_2D_TILED_THIN1 = 0x6,
ARRAY_2D_TILED_THICK = 0x7,
ARRAY_2D_TILED_XTHICK = 0x8,
ARRAY_PRT_TILED_THICK = 0x9,
ARRAY_PRT_2D_TILED_THICK = 0xa,
ARRAY_PRT_3D_TILED_THIN1 = 0xb,
ARRAY_3D_TILED_THIN1 = 0xc,
ARRAY_3D_TILED_THICK = 0xd,
ARRAY_3D_TILED_XTHICK = 0xe,
ARRAY_PRT_3D_TILED_THICK = 0xf,
} ArrayMode;
typedef enum PipeTiling {
CONFIG_1_PIPE = 0x0,
CONFIG_2_PIPE = 0x1,
CONFIG_4_PIPE = 0x2,
CONFIG_8_PIPE = 0x3,
} PipeTiling;
typedef enum BankTiling {
CONFIG_4_BANK = 0x0,
CONFIG_8_BANK = 0x1,
} BankTiling;
typedef enum GroupInterleave {
CONFIG_256B_GROUP = 0x0,
CONFIG_512B_GROUP = 0x1,
} GroupInterleave;
typedef enum RowTiling {
CONFIG_1KB_ROW = 0x0,
CONFIG_2KB_ROW = 0x1,
CONFIG_4KB_ROW = 0x2,
CONFIG_8KB_ROW = 0x3,
CONFIG_1KB_ROW_OPT = 0x4,
CONFIG_2KB_ROW_OPT = 0x5,
CONFIG_4KB_ROW_OPT = 0x6,
CONFIG_8KB_ROW_OPT = 0x7,
} RowTiling;
typedef enum BankSwapBytes {
CONFIG_128B_SWAPS = 0x0,
CONFIG_256B_SWAPS = 0x1,
CONFIG_512B_SWAPS = 0x2,
CONFIG_1KB_SWAPS = 0x3,
} BankSwapBytes;
typedef enum SampleSplitBytes {
CONFIG_1KB_SPLIT = 0x0,
CONFIG_2KB_SPLIT = 0x1,
CONFIG_4KB_SPLIT = 0x2,
CONFIG_8KB_SPLIT = 0x3,
} SampleSplitBytes;
typedef enum NumPipes {
ADDR_CONFIG_1_PIPE = 0x0,
ADDR_CONFIG_2_PIPE = 0x1,
ADDR_CONFIG_4_PIPE = 0x2,
ADDR_CONFIG_8_PIPE = 0x3,
} NumPipes;
typedef enum PipeInterleaveSize {
ADDR_CONFIG_PIPE_INTERLEAVE_256B = 0x0,
ADDR_CONFIG_PIPE_INTERLEAVE_512B = 0x1,
} PipeInterleaveSize;
typedef enum BankInterleaveSize {
ADDR_CONFIG_BANK_INTERLEAVE_1 = 0x0,
ADDR_CONFIG_BANK_INTERLEAVE_2 = 0x1,
ADDR_CONFIG_BANK_INTERLEAVE_4 = 0x2,
ADDR_CONFIG_BANK_INTERLEAVE_8 = 0x3,
} BankInterleaveSize;
typedef enum NumShaderEngines {
ADDR_CONFIG_1_SHADER_ENGINE = 0x0,
ADDR_CONFIG_2_SHADER_ENGINE = 0x1,
} NumShaderEngines;
typedef enum ShaderEngineTileSize {
ADDR_CONFIG_SE_TILE_16 = 0x0,
ADDR_CONFIG_SE_TILE_32 = 0x1,
} ShaderEngineTileSize;
typedef enum NumGPUs {
ADDR_CONFIG_1_GPU = 0x0,
ADDR_CONFIG_2_GPU = 0x1,
ADDR_CONFIG_4_GPU = 0x2,
} NumGPUs;
typedef enum MultiGPUTileSize {
ADDR_CONFIG_GPU_TILE_16 = 0x0,
ADDR_CONFIG_GPU_TILE_32 = 0x1,
ADDR_CONFIG_GPU_TILE_64 = 0x2,
ADDR_CONFIG_GPU_TILE_128 = 0x3,
} MultiGPUTileSize;
typedef enum RowSize {
ADDR_CONFIG_1KB_ROW = 0x0,
ADDR_CONFIG_2KB_ROW = 0x1,
ADDR_CONFIG_4KB_ROW = 0x2,
} RowSize;
typedef enum NumLowerPipes {
ADDR_CONFIG_1_LOWER_PIPES = 0x0,
ADDR_CONFIG_2_LOWER_PIPES = 0x1,
} NumLowerPipes;
typedef enum ColorTransform {
DCC_CT_AUTO = 0x0,
DCC_CT_NONE = 0x1,
ABGR_TO_A_BG_G_RB = 0x2,
BGRA_TO_BG_G_RB_A = 0x3,
} ColorTransform;
typedef enum CompareRef {
REF_NEVER = 0x0,
REF_LESS = 0x1,
REF_EQUAL = 0x2,
REF_LEQUAL = 0x3,
REF_GREATER = 0x4,
REF_NOTEQUAL = 0x5,
REF_GEQUAL = 0x6,
REF_ALWAYS = 0x7,
} CompareRef;
typedef enum ReadSize {
READ_256_BITS = 0x0,
READ_512_BITS = 0x1,
} ReadSize;
typedef enum DepthFormat {
DEPTH_INVALID = 0x0,
DEPTH_16 = 0x1,
DEPTH_X8_24 = 0x2,
DEPTH_8_24 = 0x3,
DEPTH_X8_24_FLOAT = 0x4,
DEPTH_8_24_FLOAT = 0x5,
DEPTH_32_FLOAT = 0x6,
DEPTH_X24_8_32_FLOAT = 0x7,
} DepthFormat;
typedef enum ZFormat {
Z_INVALID = 0x0,
Z_16 = 0x1,
Z_24 = 0x2,
Z_32_FLOAT = 0x3,
} ZFormat;
typedef enum StencilFormat {
STENCIL_INVALID = 0x0,
STENCIL_8 = 0x1,
} StencilFormat;
typedef enum CmaskMode {
CMASK_CLEAR_NONE = 0x0,
CMASK_CLEAR_ONE = 0x1,
CMASK_CLEAR_ALL = 0x2,
CMASK_ANY_EXPANDED = 0x3,
CMASK_ALPHA0_FRAG1 = 0x4,
CMASK_ALPHA0_FRAG2 = 0x5,
CMASK_ALPHA0_FRAG4 = 0x6,
CMASK_ALPHA0_FRAGS = 0x7,
CMASK_ALPHA1_FRAG1 = 0x8,
CMASK_ALPHA1_FRAG2 = 0x9,
CMASK_ALPHA1_FRAG4 = 0xa,
CMASK_ALPHA1_FRAGS = 0xb,
CMASK_ALPHAX_FRAG1 = 0xc,
CMASK_ALPHAX_FRAG2 = 0xd,
CMASK_ALPHAX_FRAG4 = 0xe,
CMASK_ALPHAX_FRAGS = 0xf,
} CmaskMode;
typedef enum QuadExportFormat {
EXPORT_UNUSED = 0x0,
EXPORT_32_R = 0x1,
EXPORT_32_GR = 0x2,
EXPORT_32_AR = 0x3,
EXPORT_FP16_ABGR = 0x4,
EXPORT_UNSIGNED16_ABGR = 0x5,
EXPORT_SIGNED16_ABGR = 0x6,
EXPORT_32_ABGR = 0x7,
} QuadExportFormat;
typedef enum QuadExportFormatOld {
EXPORT_4P_32BPC_ABGR = 0x0,
EXPORT_4P_16BPC_ABGR = 0x1,
EXPORT_4P_32BPC_GR = 0x2,
EXPORT_4P_32BPC_AR = 0x3,
EXPORT_2P_32BPC_ABGR = 0x4,
EXPORT_8P_32BPC_R = 0x5,
} QuadExportFormatOld;
typedef enum ColorFormat {
COLOR_INVALID = 0x0,
COLOR_8 = 0x1,
COLOR_16 = 0x2,
COLOR_8_8 = 0x3,
COLOR_32 = 0x4,
COLOR_16_16 = 0x5,
COLOR_10_11_11 = 0x6,
COLOR_11_11_10 = 0x7,
COLOR_10_10_10_2 = 0x8,
COLOR_2_10_10_10 = 0x9,
COLOR_8_8_8_8 = 0xa,
COLOR_32_32 = 0xb,
COLOR_16_16_16_16 = 0xc,
COLOR_RESERVED_13 = 0xd,
COLOR_32_32_32_32 = 0xe,
COLOR_RESERVED_15 = 0xf,
COLOR_5_6_5 = 0x10,
COLOR_1_5_5_5 = 0x11,
COLOR_5_5_5_1 = 0x12,
COLOR_4_4_4_4 = 0x13,
COLOR_8_24 = 0x14,
COLOR_24_8 = 0x15,
COLOR_X24_8_32_FLOAT = 0x16,
COLOR_RESERVED_23 = 0x17,
} ColorFormat;
typedef enum SurfaceFormat {
FMT_INVALID = 0x0,
FMT_8 = 0x1,
FMT_16 = 0x2,
FMT_8_8 = 0x3,
FMT_32 = 0x4,
FMT_16_16 = 0x5,
FMT_10_11_11 = 0x6,
FMT_11_11_10 = 0x7,
FMT_10_10_10_2 = 0x8,
FMT_2_10_10_10 = 0x9,
FMT_8_8_8_8 = 0xa,
FMT_32_32 = 0xb,
FMT_16_16_16_16 = 0xc,
FMT_32_32_32 = 0xd,
FMT_32_32_32_32 = 0xe,
FMT_RESERVED_4 = 0xf,
FMT_5_6_5 = 0x10,
FMT_1_5_5_5 = 0x11,
FMT_5_5_5_1 = 0x12,
FMT_4_4_4_4 = 0x13,
FMT_8_24 = 0x14,
FMT_24_8 = 0x15,
FMT_X24_8_32_FLOAT = 0x16,
FMT_RESERVED_33 = 0x17,
FMT_11_11_10_FLOAT = 0x18,
FMT_16_FLOAT = 0x19,
FMT_32_FLOAT = 0x1a,
FMT_16_16_FLOAT = 0x1b,
FMT_8_24_FLOAT = 0x1c,
FMT_24_8_FLOAT = 0x1d,
FMT_32_32_FLOAT = 0x1e,
FMT_10_11_11_FLOAT = 0x1f,
FMT_16_16_16_16_FLOAT = 0x20,
FMT_3_3_2 = 0x21,
FMT_6_5_5 = 0x22,
FMT_32_32_32_32_FLOAT = 0x23,
FMT_RESERVED_36 = 0x24,
FMT_1 = 0x25,
FMT_1_REVERSED = 0x26,
FMT_GB_GR = 0x27,
FMT_BG_RG = 0x28,
FMT_32_AS_8 = 0x29,
FMT_32_AS_8_8 = 0x2a,
FMT_5_9_9_9_SHAREDEXP = 0x2b,
FMT_8_8_8 = 0x2c,
FMT_16_16_16 = 0x2d,
FMT_16_16_16_FLOAT = 0x2e,
FMT_4_4 = 0x2f,
FMT_32_32_32_FLOAT = 0x30,
FMT_BC1 = 0x31,
FMT_BC2 = 0x32,
FMT_BC3 = 0x33,
FMT_BC4 = 0x34,
FMT_BC5 = 0x35,
FMT_BC6 = 0x36,
FMT_BC7 = 0x37,
FMT_32_AS_32_32_32_32 = 0x38,
FMT_APC3 = 0x39,
FMT_APC4 = 0x3a,
FMT_APC5 = 0x3b,
FMT_APC6 = 0x3c,
FMT_APC7 = 0x3d,
FMT_CTX1 = 0x3e,
FMT_RESERVED_63 = 0x3f,
} SurfaceFormat;
typedef enum BUF_DATA_FORMAT {
BUF_DATA_FORMAT_INVALID = 0x0,
BUF_DATA_FORMAT_8 = 0x1,
BUF_DATA_FORMAT_16 = 0x2,
BUF_DATA_FORMAT_8_8 = 0x3,
BUF_DATA_FORMAT_32 = 0x4,
BUF_DATA_FORMAT_16_16 = 0x5,
BUF_DATA_FORMAT_10_11_11 = 0x6,
BUF_DATA_FORMAT_11_11_10 = 0x7,
BUF_DATA_FORMAT_10_10_10_2 = 0x8,
BUF_DATA_FORMAT_2_10_10_10 = 0x9,
BUF_DATA_FORMAT_8_8_8_8 = 0xa,
BUF_DATA_FORMAT_32_32 = 0xb,
BUF_DATA_FORMAT_16_16_16_16 = 0xc,
BUF_DATA_FORMAT_32_32_32 = 0xd,
BUF_DATA_FORMAT_32_32_32_32 = 0xe,
BUF_DATA_FORMAT_RESERVED_15 = 0xf,
} BUF_DATA_FORMAT;
typedef enum IMG_DATA_FORMAT {
IMG_DATA_FORMAT_INVALID = 0x0,
IMG_DATA_FORMAT_8 = 0x1,
IMG_DATA_FORMAT_16 = 0x2,
IMG_DATA_FORMAT_8_8 = 0x3,
IMG_DATA_FORMAT_32 = 0x4,
IMG_DATA_FORMAT_16_16 = 0x5,
IMG_DATA_FORMAT_10_11_11 = 0x6,
IMG_DATA_FORMAT_11_11_10 = 0x7,
IMG_DATA_FORMAT_10_10_10_2 = 0x8,
IMG_DATA_FORMAT_2_10_10_10 = 0x9,
IMG_DATA_FORMAT_8_8_8_8 = 0xa,
IMG_DATA_FORMAT_32_32 = 0xb,
IMG_DATA_FORMAT_16_16_16_16 = 0xc,
IMG_DATA_FORMAT_32_32_32 = 0xd,
IMG_DATA_FORMAT_32_32_32_32 = 0xe,
IMG_DATA_FORMAT_RESERVED_15 = 0xf,
IMG_DATA_FORMAT_5_6_5 = 0x10,
IMG_DATA_FORMAT_1_5_5_5 = 0x11,
IMG_DATA_FORMAT_5_5_5_1 = 0x12,
IMG_DATA_FORMAT_4_4_4_4 = 0x13,
IMG_DATA_FORMAT_8_24 = 0x14,
IMG_DATA_FORMAT_24_8 = 0x15,
IMG_DATA_FORMAT_X24_8_32 = 0x16,
IMG_DATA_FORMAT_RESERVED_23 = 0x17,
IMG_DATA_FORMAT_RESERVED_24 = 0x18,
IMG_DATA_FORMAT_RESERVED_25 = 0x19,
IMG_DATA_FORMAT_RESERVED_26 = 0x1a,
IMG_DATA_FORMAT_RESERVED_27 = 0x1b,
IMG_DATA_FORMAT_RESERVED_28 = 0x1c,
IMG_DATA_FORMAT_RESERVED_29 = 0x1d,
IMG_DATA_FORMAT_RESERVED_30 = 0x1e,
IMG_DATA_FORMAT_RESERVED_31 = 0x1f,
IMG_DATA_FORMAT_GB_GR = 0x20,
IMG_DATA_FORMAT_BG_RG = 0x21,
IMG_DATA_FORMAT_5_9_9_9 = 0x22,
IMG_DATA_FORMAT_BC1 = 0x23,
IMG_DATA_FORMAT_BC2 = 0x24,
IMG_DATA_FORMAT_BC3 = 0x25,
IMG_DATA_FORMAT_BC4 = 0x26,
IMG_DATA_FORMAT_BC5 = 0x27,
IMG_DATA_FORMAT_BC6 = 0x28,
IMG_DATA_FORMAT_BC7 = 0x29,
IMG_DATA_FORMAT_RESERVED_42 = 0x2a,
IMG_DATA_FORMAT_RESERVED_43 = 0x2b,
IMG_DATA_FORMAT_FMASK8_S2_F1 = 0x2c,
IMG_DATA_FORMAT_FMASK8_S4_F1 = 0x2d,
IMG_DATA_FORMAT_FMASK8_S8_F1 = 0x2e,
IMG_DATA_FORMAT_FMASK8_S2_F2 = 0x2f,
IMG_DATA_FORMAT_FMASK8_S4_F2 = 0x30,
IMG_DATA_FORMAT_FMASK8_S4_F4 = 0x31,
IMG_DATA_FORMAT_FMASK16_S16_F1 = 0x32,
IMG_DATA_FORMAT_FMASK16_S8_F2 = 0x33,
IMG_DATA_FORMAT_FMASK32_S16_F2 = 0x34,
IMG_DATA_FORMAT_FMASK32_S8_F4 = 0x35,
IMG_DATA_FORMAT_FMASK32_S8_F8 = 0x36,
IMG_DATA_FORMAT_FMASK64_S16_F4 = 0x37,
IMG_DATA_FORMAT_FMASK64_S16_F8 = 0x38,
IMG_DATA_FORMAT_4_4 = 0x39,
IMG_DATA_FORMAT_6_5_5 = 0x3a,
IMG_DATA_FORMAT_1 = 0x3b,
IMG_DATA_FORMAT_1_REVERSED = 0x3c,
IMG_DATA_FORMAT_32_AS_8 = 0x3d,
IMG_DATA_FORMAT_32_AS_8_8 = 0x3e,
IMG_DATA_FORMAT_32_AS_32_32_32_32 = 0x3f,
} IMG_DATA_FORMAT;
typedef enum BUF_NUM_FORMAT {
BUF_NUM_FORMAT_UNORM = 0x0,
BUF_NUM_FORMAT_SNORM = 0x1,
BUF_NUM_FORMAT_USCALED = 0x2,
BUF_NUM_FORMAT_SSCALED = 0x3,
BUF_NUM_FORMAT_UINT = 0x4,
BUF_NUM_FORMAT_SINT = 0x5,
BUF_NUM_FORMAT_RESERVED_6 = 0x6,
BUF_NUM_FORMAT_FLOAT = 0x7,
} BUF_NUM_FORMAT;
typedef enum IMG_NUM_FORMAT {
IMG_NUM_FORMAT_UNORM = 0x0,
IMG_NUM_FORMAT_SNORM = 0x1,
IMG_NUM_FORMAT_USCALED = 0x2,
IMG_NUM_FORMAT_SSCALED = 0x3,
IMG_NUM_FORMAT_UINT = 0x4,
IMG_NUM_FORMAT_SINT = 0x5,
IMG_NUM_FORMAT_RESERVED_6 = 0x6,
IMG_NUM_FORMAT_FLOAT = 0x7,
IMG_NUM_FORMAT_RESERVED_8 = 0x8,
IMG_NUM_FORMAT_SRGB = 0x9,
IMG_NUM_FORMAT_RESERVED_10 = 0xa,
IMG_NUM_FORMAT_RESERVED_11 = 0xb,
IMG_NUM_FORMAT_RESERVED_12 = 0xc,
IMG_NUM_FORMAT_RESERVED_13 = 0xd,
IMG_NUM_FORMAT_RESERVED_14 = 0xe,
IMG_NUM_FORMAT_RESERVED_15 = 0xf,
} IMG_NUM_FORMAT;
typedef enum TileType {
ARRAY_COLOR_TILE = 0x0,
ARRAY_DEPTH_TILE = 0x1,
} TileType;
typedef enum NonDispTilingOrder {
ADDR_SURF_MICRO_TILING_DISPLAY = 0x0,
ADDR_SURF_MICRO_TILING_NON_DISPLAY = 0x1,
} NonDispTilingOrder;
typedef enum MicroTileMode {
ADDR_SURF_DISPLAY_MICRO_TILING = 0x0,
ADDR_SURF_THIN_MICRO_TILING = 0x1,
ADDR_SURF_DEPTH_MICRO_TILING = 0x2,
ADDR_SURF_ROTATED_MICRO_TILING = 0x3,
ADDR_SURF_THICK_MICRO_TILING = 0x4,
} MicroTileMode;
typedef enum TileSplit {
ADDR_SURF_TILE_SPLIT_64B = 0x0,
ADDR_SURF_TILE_SPLIT_128B = 0x1,
ADDR_SURF_TILE_SPLIT_256B = 0x2,
ADDR_SURF_TILE_SPLIT_512B = 0x3,
ADDR_SURF_TILE_SPLIT_1KB = 0x4,
ADDR_SURF_TILE_SPLIT_2KB = 0x5,
ADDR_SURF_TILE_SPLIT_4KB = 0x6,
} TileSplit;
typedef enum SampleSplit {
ADDR_SURF_SAMPLE_SPLIT_1 = 0x0,
ADDR_SURF_SAMPLE_SPLIT_2 = 0x1,
ADDR_SURF_SAMPLE_SPLIT_4 = 0x2,
ADDR_SURF_SAMPLE_SPLIT_8 = 0x3,
} SampleSplit;
typedef enum PipeConfig {
ADDR_SURF_P2 = 0x0,
ADDR_SURF_P2_RESERVED0 = 0x1,
ADDR_SURF_P2_RESERVED1 = 0x2,
ADDR_SURF_P2_RESERVED2 = 0x3,
ADDR_SURF_P4_8x16 = 0x4,
ADDR_SURF_P4_16x16 = 0x5,
ADDR_SURF_P4_16x32 = 0x6,
ADDR_SURF_P4_32x32 = 0x7,
ADDR_SURF_P8_16x16_8x16 = 0x8,
ADDR_SURF_P8_16x32_8x16 = 0x9,
ADDR_SURF_P8_32x32_8x16 = 0xa,
ADDR_SURF_P8_16x32_16x16 = 0xb,
ADDR_SURF_P8_32x32_16x16 = 0xc,
ADDR_SURF_P8_32x32_16x32 = 0xd,
ADDR_SURF_P8_32x64_32x32 = 0xe,
ADDR_SURF_P8_RESERVED0 = 0xf,
ADDR_SURF_P16_32x32_8x16 = 0x10,
ADDR_SURF_P16_32x32_16x16 = 0x11,
} PipeConfig;
typedef enum NumBanks {
ADDR_SURF_2_BANK = 0x0,
ADDR_SURF_4_BANK = 0x1,
ADDR_SURF_8_BANK = 0x2,
ADDR_SURF_16_BANK = 0x3,
} NumBanks;
typedef enum BankWidth {
ADDR_SURF_BANK_WIDTH_1 = 0x0,
ADDR_SURF_BANK_WIDTH_2 = 0x1,
ADDR_SURF_BANK_WIDTH_4 = 0x2,
ADDR_SURF_BANK_WIDTH_8 = 0x3,
} BankWidth;
typedef enum BankHeight {
ADDR_SURF_BANK_HEIGHT_1 = 0x0,
ADDR_SURF_BANK_HEIGHT_2 = 0x1,
ADDR_SURF_BANK_HEIGHT_4 = 0x2,
ADDR_SURF_BANK_HEIGHT_8 = 0x3,
} BankHeight;
typedef enum BankWidthHeight {
ADDR_SURF_BANK_WH_1 = 0x0,
ADDR_SURF_BANK_WH_2 = 0x1,
ADDR_SURF_BANK_WH_4 = 0x2,
ADDR_SURF_BANK_WH_8 = 0x3,
} BankWidthHeight;
typedef enum MacroTileAspect {
ADDR_SURF_MACRO_ASPECT_1 = 0x0,
ADDR_SURF_MACRO_ASPECT_2 = 0x1,
ADDR_SURF_MACRO_ASPECT_4 = 0x2,
ADDR_SURF_MACRO_ASPECT_8 = 0x3,
} MacroTileAspect;
typedef enum GATCL1RequestType {
GATCL1_TYPE_NORMAL = 0x0,
GATCL1_TYPE_SHOOTDOWN = 0x1,
GATCL1_TYPE_BYPASS = 0x2,
} GATCL1RequestType;
typedef enum TCC_CACHE_POLICIES {
TCC_CACHE_POLICY_LRU = 0x0,
TCC_CACHE_POLICY_STREAM = 0x1,
} TCC_CACHE_POLICIES;
typedef enum MTYPE {
MTYPE_NC_NV = 0x0,
MTYPE_NC = 0x1,
MTYPE_CC = 0x2,
MTYPE_UC = 0x3,
} MTYPE;
typedef enum PERFMON_COUNTER_MODE {
PERFMON_COUNTER_MODE_ACCUM = 0x0,
PERFMON_COUNTER_MODE_ACTIVE_CYCLES = 0x1,
PERFMON_COUNTER_MODE_MAX = 0x2,
PERFMON_COUNTER_MODE_DIRTY = 0x3,
PERFMON_COUNTER_MODE_SAMPLE = 0x4,
PERFMON_COUNTER_MODE_CYCLES_SINCE_FIRST_EVENT = 0x5,
PERFMON_COUNTER_MODE_CYCLES_SINCE_LAST_EVENT = 0x6,
PERFMON_COUNTER_MODE_CYCLES_GE_HI = 0x7,
PERFMON_COUNTER_MODE_CYCLES_EQ_HI = 0x8,
PERFMON_COUNTER_MODE_INACTIVE_CYCLES = 0x9,
PERFMON_COUNTER_MODE_RESERVED = 0xf,
} PERFMON_COUNTER_MODE;
typedef enum PERFMON_SPM_MODE {
PERFMON_SPM_MODE_OFF = 0x0,
PERFMON_SPM_MODE_16BIT_CLAMP = 0x1,
PERFMON_SPM_MODE_16BIT_NO_CLAMP = 0x2,
PERFMON_SPM_MODE_32BIT_CLAMP = 0x3,
PERFMON_SPM_MODE_32BIT_NO_CLAMP = 0x4,
PERFMON_SPM_MODE_RESERVED_5 = 0x5,
PERFMON_SPM_MODE_RESERVED_6 = 0x6,
PERFMON_SPM_MODE_RESERVED_7 = 0x7,
PERFMON_SPM_MODE_TEST_MODE_0 = 0x8,
PERFMON_SPM_MODE_TEST_MODE_1 = 0x9,
PERFMON_SPM_MODE_TEST_MODE_2 = 0xa,
} PERFMON_SPM_MODE;
typedef enum SurfaceTiling {
ARRAY_LINEAR = 0x0,
ARRAY_TILED = 0x1,
} SurfaceTiling;
typedef enum SurfaceArray {
ARRAY_1D = 0x0,
ARRAY_2D = 0x1,
ARRAY_3D = 0x2,
ARRAY_3D_SLICE = 0x3,
} SurfaceArray;
typedef enum ColorArray {
ARRAY_2D_ALT_COLOR = 0x0,
ARRAY_2D_COLOR = 0x1,
ARRAY_3D_SLICE_COLOR = 0x3,
} ColorArray;
typedef enum DepthArray {
ARRAY_2D_ALT_DEPTH = 0x0,
ARRAY_2D_DEPTH = 0x1,
} DepthArray;
typedef enum ENUM_NUM_SIMD_PER_CU {
NUM_SIMD_PER_CU = 0x4,
} ENUM_NUM_SIMD_PER_CU;
typedef enum MEM_PWR_FORCE_CTRL {
NO_FORCE_REQUEST = 0x0,
FORCE_LIGHT_SLEEP_REQUEST = 0x1,
FORCE_DEEP_SLEEP_REQUEST = 0x2,
FORCE_SHUT_DOWN_REQUEST = 0x3,
} MEM_PWR_FORCE_CTRL;
typedef enum MEM_PWR_FORCE_CTRL2 {
NO_FORCE_REQ = 0x0,
FORCE_LIGHT_SLEEP_REQ = 0x1,
} MEM_PWR_FORCE_CTRL2;
typedef enum MEM_PWR_DIS_CTRL {
ENABLE_MEM_PWR_CTRL = 0x0,
DISABLE_MEM_PWR_CTRL = 0x1,
} MEM_PWR_DIS_CTRL;
typedef enum MEM_PWR_SEL_CTRL {
DYNAMIC_SHUT_DOWN_ENABLE = 0x0,
DYNAMIC_DEEP_SLEEP_ENABLE = 0x1,
DYNAMIC_LIGHT_SLEEP_ENABLE = 0x2,
} MEM_PWR_SEL_CTRL;
typedef enum MEM_PWR_SEL_CTRL2 {
DYNAMIC_DEEP_SLEEP_EN = 0x0,
DYNAMIC_LIGHT_SLEEP_EN = 0x1,
} MEM_PWR_SEL_CTRL2;
#endif /* OSS_3_0_1_ENUM_H */
This source diff could not be displayed because it is too large. You can view the blob instead.
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment