Commit b33558c9 authored by Tero Kristo's avatar Tero Kristo Committed by Tony Lindgren

ARM: dts: AM35xx: fix system control module clocks

New system control module layout for omap3 overlooked parts of the am35xx
configuration. Basically the am35xx clocks were not converted to use the
changed offsets, which caused weird boot warnings. The errors were not
fatal so far, so they were not caught earlier. Fixed by applying the
proper offsets for the AM35xx scm clocks.

Fixes: b8845074 ("ARM: dts: omap3: add minimal l4 bus layout with...")
Signed-off-by: default avatarTero Kristo <t-kristo@ti.com>
Reported-by: default avatarJeroen Hofstee <linux-arm@myspectrum.nl>
Cc: Paul Walmsley <paul@pwsan.com>
Tested-by: default avatarJeroen Hofstee <jeroen@myspectrum.nl>
Signed-off-by: default avatarTony Lindgren <tony@atomide.com>
parent 8770d089
...@@ -12,7 +12,7 @@ emac_ick: emac_ick { ...@@ -12,7 +12,7 @@ emac_ick: emac_ick {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,am35xx-gate-clock"; compatible = "ti,am35xx-gate-clock";
clocks = <&ipss_ick>; clocks = <&ipss_ick>;
reg = <0x059c>; reg = <0x032c>;
ti,bit-shift = <1>; ti,bit-shift = <1>;
}; };
...@@ -20,7 +20,7 @@ emac_fck: emac_fck { ...@@ -20,7 +20,7 @@ emac_fck: emac_fck {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,gate-clock"; compatible = "ti,gate-clock";
clocks = <&rmii_ck>; clocks = <&rmii_ck>;
reg = <0x059c>; reg = <0x032c>;
ti,bit-shift = <9>; ti,bit-shift = <9>;
}; };
...@@ -28,7 +28,7 @@ vpfe_ick: vpfe_ick { ...@@ -28,7 +28,7 @@ vpfe_ick: vpfe_ick {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,am35xx-gate-clock"; compatible = "ti,am35xx-gate-clock";
clocks = <&ipss_ick>; clocks = <&ipss_ick>;
reg = <0x059c>; reg = <0x032c>;
ti,bit-shift = <2>; ti,bit-shift = <2>;
}; };
...@@ -36,7 +36,7 @@ vpfe_fck: vpfe_fck { ...@@ -36,7 +36,7 @@ vpfe_fck: vpfe_fck {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,gate-clock"; compatible = "ti,gate-clock";
clocks = <&pclk_ck>; clocks = <&pclk_ck>;
reg = <0x059c>; reg = <0x032c>;
ti,bit-shift = <10>; ti,bit-shift = <10>;
}; };
...@@ -44,7 +44,7 @@ hsotgusb_ick_am35xx: hsotgusb_ick_am35xx { ...@@ -44,7 +44,7 @@ hsotgusb_ick_am35xx: hsotgusb_ick_am35xx {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,am35xx-gate-clock"; compatible = "ti,am35xx-gate-clock";
clocks = <&ipss_ick>; clocks = <&ipss_ick>;
reg = <0x059c>; reg = <0x032c>;
ti,bit-shift = <0>; ti,bit-shift = <0>;
}; };
...@@ -52,7 +52,7 @@ hsotgusb_fck_am35xx: hsotgusb_fck_am35xx { ...@@ -52,7 +52,7 @@ hsotgusb_fck_am35xx: hsotgusb_fck_am35xx {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,gate-clock"; compatible = "ti,gate-clock";
clocks = <&sys_ck>; clocks = <&sys_ck>;
reg = <0x059c>; reg = <0x032c>;
ti,bit-shift = <8>; ti,bit-shift = <8>;
}; };
...@@ -60,7 +60,7 @@ hecc_ck: hecc_ck { ...@@ -60,7 +60,7 @@ hecc_ck: hecc_ck {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,am35xx-gate-clock"; compatible = "ti,am35xx-gate-clock";
clocks = <&sys_ck>; clocks = <&sys_ck>;
reg = <0x059c>; reg = <0x032c>;
ti,bit-shift = <3>; ti,bit-shift = <3>;
}; };
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment