Commit c92c36ed authored by Chris Wilson's avatar Chris Wilson Committed by Daniel Vetter

drm/i915/gt: Move submission_method into intel_gt

Since we setup the submission method for the engines once, it is easy to
assign an enum and use that instead of probing into the backends.
Signed-off-by: default avatarMatthew Brost <matthew.brost@intel.com>
Signed-off-by: default avatarChris Wilson <chris@chris-wilson.co.uk>
Cc: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
Reviewed-by: default avatarMatthew Brost <matthew.brost@intel.com>
Signed-off-by: default avatarDaniel Vetter <daniel.vetter@ffwll.ch>
Link: https://patchwork.freedesktop.org/patch/msgid/20210521183215.65451-3-matthew.brost@intel.com
parent 0db3633f
...@@ -13,8 +13,9 @@ ...@@ -13,8 +13,9 @@
#include "i915_reg.h" #include "i915_reg.h"
#include "i915_request.h" #include "i915_request.h"
#include "i915_selftest.h" #include "i915_selftest.h"
#include "gt/intel_timeline.h"
#include "intel_engine_types.h" #include "intel_engine_types.h"
#include "intel_gt_types.h"
#include "intel_timeline.h"
#include "intel_workarounds.h" #include "intel_workarounds.h"
struct drm_printer; struct drm_printer;
...@@ -262,6 +263,11 @@ void intel_engine_init_active(struct intel_engine_cs *engine, ...@@ -262,6 +263,11 @@ void intel_engine_init_active(struct intel_engine_cs *engine,
#define ENGINE_MOCK 1 #define ENGINE_MOCK 1
#define ENGINE_VIRTUAL 2 #define ENGINE_VIRTUAL 2
static inline bool intel_engine_uses_guc(const struct intel_engine_cs *engine)
{
return engine->gt->submission_method >= INTEL_SUBMISSION_GUC;
}
static inline bool static inline bool
intel_engine_has_preempt_reset(const struct intel_engine_cs *engine) intel_engine_has_preempt_reset(const struct intel_engine_cs *engine)
{ {
......
...@@ -909,12 +909,16 @@ int intel_engines_init(struct intel_gt *gt) ...@@ -909,12 +909,16 @@ int intel_engines_init(struct intel_gt *gt)
enum intel_engine_id id; enum intel_engine_id id;
int err; int err;
if (intel_uc_uses_guc_submission(&gt->uc)) if (intel_uc_uses_guc_submission(&gt->uc)) {
gt->submission_method = INTEL_SUBMISSION_GUC;
setup = intel_guc_submission_setup; setup = intel_guc_submission_setup;
else if (HAS_EXECLISTS(gt->i915)) } else if (HAS_EXECLISTS(gt->i915)) {
gt->submission_method = INTEL_SUBMISSION_ELSP;
setup = intel_execlists_submission_setup; setup = intel_execlists_submission_setup;
else } else {
gt->submission_method = INTEL_SUBMISSION_RING;
setup = intel_ring_submission_setup; setup = intel_ring_submission_setup;
}
for_each_engine(engine, gt, id) { for_each_engine(engine, gt, id) {
err = engine_setup_common(engine); err = engine_setup_common(engine);
...@@ -1479,7 +1483,7 @@ static void intel_engine_print_registers(struct intel_engine_cs *engine, ...@@ -1479,7 +1483,7 @@ static void intel_engine_print_registers(struct intel_engine_cs *engine,
drm_printf(m, "\tIPEHR: 0x%08x\n", ENGINE_READ(engine, IPEHR)); drm_printf(m, "\tIPEHR: 0x%08x\n", ENGINE_READ(engine, IPEHR));
} }
if (intel_engine_in_guc_submission_mode(engine)) { if (intel_engine_uses_guc(engine)) {
/* nothing to print yet */ /* nothing to print yet */
} else if (HAS_EXECLISTS(dev_priv)) { } else if (HAS_EXECLISTS(dev_priv)) {
struct i915_request * const *port, *rq; struct i915_request * const *port, *rq;
......
...@@ -1768,7 +1768,6 @@ process_csb(struct intel_engine_cs *engine, struct i915_request **inactive) ...@@ -1768,7 +1768,6 @@ process_csb(struct intel_engine_cs *engine, struct i915_request **inactive)
*/ */
GEM_BUG_ON(!tasklet_is_locked(&execlists->tasklet) && GEM_BUG_ON(!tasklet_is_locked(&execlists->tasklet) &&
!reset_in_progress(execlists)); !reset_in_progress(execlists));
GEM_BUG_ON(!intel_engine_in_execlists_submission_mode(engine));
/* /*
* Note that csb_write, csb_status may be either in HWSP or mmio. * Note that csb_write, csb_status may be either in HWSP or mmio.
...@@ -3884,13 +3883,6 @@ void intel_execlists_show_requests(struct intel_engine_cs *engine, ...@@ -3884,13 +3883,6 @@ void intel_execlists_show_requests(struct intel_engine_cs *engine,
spin_unlock_irqrestore(&engine->active.lock, flags); spin_unlock_irqrestore(&engine->active.lock, flags);
} }
bool
intel_engine_in_execlists_submission_mode(const struct intel_engine_cs *engine)
{
return engine->set_default_submission ==
execlists_set_default_submission;
}
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST) #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftest_execlists.c" #include "selftest_execlists.c"
#endif #endif
...@@ -43,7 +43,4 @@ int intel_virtual_engine_attach_bond(struct intel_engine_cs *engine, ...@@ -43,7 +43,4 @@ int intel_virtual_engine_attach_bond(struct intel_engine_cs *engine,
const struct intel_engine_cs *master, const struct intel_engine_cs *master,
const struct intel_engine_cs *sibling); const struct intel_engine_cs *sibling);
bool
intel_engine_in_execlists_submission_mode(const struct intel_engine_cs *engine);
#endif /* __INTEL_EXECLISTS_SUBMISSION_H__ */ #endif /* __INTEL_EXECLISTS_SUBMISSION_H__ */
...@@ -31,6 +31,12 @@ struct i915_ggtt; ...@@ -31,6 +31,12 @@ struct i915_ggtt;
struct intel_engine_cs; struct intel_engine_cs;
struct intel_uncore; struct intel_uncore;
enum intel_submission_method {
INTEL_SUBMISSION_RING,
INTEL_SUBMISSION_ELSP,
INTEL_SUBMISSION_GUC,
};
struct intel_gt { struct intel_gt {
struct drm_i915_private *i915; struct drm_i915_private *i915;
struct intel_uncore *uncore; struct intel_uncore *uncore;
...@@ -118,6 +124,7 @@ struct intel_gt { ...@@ -118,6 +124,7 @@ struct intel_gt {
struct intel_engine_cs *engine[I915_NUM_ENGINES]; struct intel_engine_cs *engine[I915_NUM_ENGINES];
struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1] struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
[MAX_ENGINE_INSTANCE + 1]; [MAX_ENGINE_INSTANCE + 1];
enum intel_submission_method submission_method;
/* /*
* Default address space (either GGTT or ppGTT depending on arch). * Default address space (either GGTT or ppGTT depending on arch).
......
...@@ -1118,7 +1118,6 @@ static int intel_gt_reset_engine(struct intel_engine_cs *engine) ...@@ -1118,7 +1118,6 @@ static int intel_gt_reset_engine(struct intel_engine_cs *engine)
int __intel_engine_reset_bh(struct intel_engine_cs *engine, const char *msg) int __intel_engine_reset_bh(struct intel_engine_cs *engine, const char *msg)
{ {
struct intel_gt *gt = engine->gt; struct intel_gt *gt = engine->gt;
bool uses_guc = intel_engine_in_guc_submission_mode(engine);
int ret; int ret;
ENGINE_TRACE(engine, "flags=%lx\n", gt->reset.flags); ENGINE_TRACE(engine, "flags=%lx\n", gt->reset.flags);
...@@ -1134,10 +1133,10 @@ int __intel_engine_reset_bh(struct intel_engine_cs *engine, const char *msg) ...@@ -1134,10 +1133,10 @@ int __intel_engine_reset_bh(struct intel_engine_cs *engine, const char *msg)
"Resetting %s for %s\n", engine->name, msg); "Resetting %s for %s\n", engine->name, msg);
atomic_inc(&engine->i915->gpu_error.reset_engine_count[engine->uabi_class]); atomic_inc(&engine->i915->gpu_error.reset_engine_count[engine->uabi_class]);
if (!uses_guc) if (intel_engine_uses_guc(engine))
ret = intel_gt_reset_engine(engine);
else
ret = intel_guc_reset_engine(&engine->gt->uc.guc, engine); ret = intel_guc_reset_engine(&engine->gt->uc.guc, engine);
else
ret = intel_gt_reset_engine(engine);
if (ret) { if (ret) {
/* If we fail here, we expect to fallback to a global reset */ /* If we fail here, we expect to fallback to a global reset */
ENGINE_TRACE(engine, "Failed to reset, err: %d\n", ret); ENGINE_TRACE(engine, "Failed to reset, err: %d\n", ret);
......
...@@ -4716,7 +4716,7 @@ int intel_execlists_live_selftests(struct drm_i915_private *i915) ...@@ -4716,7 +4716,7 @@ int intel_execlists_live_selftests(struct drm_i915_private *i915)
SUBTEST(live_virtual_reset), SUBTEST(live_virtual_reset),
}; };
if (!HAS_EXECLISTS(i915)) if (i915->gt.submission_method != INTEL_SUBMISSION_ELSP)
return 0; return 0;
if (intel_gt_is_wedged(&i915->gt)) if (intel_gt_is_wedged(&i915->gt))
......
...@@ -291,7 +291,7 @@ int intel_ring_submission_live_selftests(struct drm_i915_private *i915) ...@@ -291,7 +291,7 @@ int intel_ring_submission_live_selftests(struct drm_i915_private *i915)
SUBTEST(live_ctx_switch_wa), SUBTEST(live_ctx_switch_wa),
}; };
if (HAS_EXECLISTS(i915)) if (i915->gt.submission_method > INTEL_SUBMISSION_RING)
return 0; return 0;
return intel_gt_live_subtests(tests, &i915->gt); return intel_gt_live_subtests(tests, &i915->gt);
......
...@@ -745,8 +745,3 @@ void intel_guc_submission_init_early(struct intel_guc *guc) ...@@ -745,8 +745,3 @@ void intel_guc_submission_init_early(struct intel_guc *guc)
{ {
guc->submission_selected = __guc_submission_selected(guc); guc->submission_selected = __guc_submission_selected(guc);
} }
bool intel_engine_in_guc_submission_mode(const struct intel_engine_cs *engine)
{
return engine->set_default_submission == guc_set_default_submission;
}
...@@ -20,7 +20,6 @@ void intel_guc_submission_fini(struct intel_guc *guc); ...@@ -20,7 +20,6 @@ void intel_guc_submission_fini(struct intel_guc *guc);
int intel_guc_preempt_work_create(struct intel_guc *guc); int intel_guc_preempt_work_create(struct intel_guc *guc);
void intel_guc_preempt_work_destroy(struct intel_guc *guc); void intel_guc_preempt_work_destroy(struct intel_guc *guc);
int intel_guc_submission_setup(struct intel_engine_cs *engine); int intel_guc_submission_setup(struct intel_engine_cs *engine);
bool intel_engine_in_guc_submission_mode(const struct intel_engine_cs *engine);
static inline bool intel_guc_submission_is_supported(struct intel_guc *guc) static inline bool intel_guc_submission_is_supported(struct intel_guc *guc)
{ {
......
...@@ -1257,11 +1257,7 @@ static int oa_get_render_ctx_id(struct i915_perf_stream *stream) ...@@ -1257,11 +1257,7 @@ static int oa_get_render_ctx_id(struct i915_perf_stream *stream)
case 8: case 8:
case 9: case 9:
case 10: case 10:
if (intel_engine_in_execlists_submission_mode(ce->engine)) { if (intel_engine_uses_guc(ce->engine)) {
stream->specific_ctx_id_mask =
(1U << GEN8_CTX_ID_WIDTH) - 1;
stream->specific_ctx_id = stream->specific_ctx_id_mask;
} else {
/* /*
* When using GuC, the context descriptor we write in * When using GuC, the context descriptor we write in
* i915 is read by GuC and rewritten before it's * i915 is read by GuC and rewritten before it's
...@@ -1280,6 +1276,10 @@ static int oa_get_render_ctx_id(struct i915_perf_stream *stream) ...@@ -1280,6 +1276,10 @@ static int oa_get_render_ctx_id(struct i915_perf_stream *stream)
*/ */
stream->specific_ctx_id_mask = stream->specific_ctx_id_mask =
(1U << (GEN8_CTX_ID_WIDTH - 1)) - 1; (1U << (GEN8_CTX_ID_WIDTH - 1)) - 1;
} else {
stream->specific_ctx_id_mask =
(1U << GEN8_CTX_ID_WIDTH) - 1;
stream->specific_ctx_id = stream->specific_ctx_id_mask;
} }
break; break;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment