setup_32.c 6.45 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Common prep/pmac/chrp boot and setup code.
 */

#include <linux/module.h>
#include <linux/string.h>
#include <linux/sched.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/reboot.h>
#include <linux/delay.h>
#include <linux/initrd.h>
#include <linux/tty.h>
#include <linux/seq_file.h>
#include <linux/root_dev.h>
#include <linux/cpu.h>
#include <linux/console.h>
Yinghai Lu's avatar
Yinghai Lu committed
18
#include <linux/memblock.h>
Al Viro's avatar
Al Viro committed
19
#include <linux/export.h>
20 21 22 23 24 25 26 27 28 29 30 31

#include <asm/io.h>
#include <asm/prom.h>
#include <asm/processor.h>
#include <asm/pgtable.h>
#include <asm/setup.h>
#include <asm/smp.h>
#include <asm/elf.h>
#include <asm/cputable.h>
#include <asm/bootx.h>
#include <asm/btext.h>
#include <asm/machdep.h>
32
#include <linux/uaccess.h>
33 34 35 36
#include <asm/pmac_feature.h>
#include <asm/sections.h>
#include <asm/nvram.h>
#include <asm/xmon.h>
37
#include <asm/time.h>
38
#include <asm/serial.h>
39
#include <asm/udbg.h>
40
#include <asm/code-patching.h>
41
#include <asm/cpu_has_feature.h>
42
#include <asm/asm-prototypes.h>
43
#include <asm/kdump.h>
44
#include <asm/feature-fixups.h>
45

46 47
#include "setup.h"

48 49
#define DBG(fmt...)

50 51
extern void bootx_init(unsigned long r4, unsigned long phys);

52
int boot_cpuid_phys;
53
EXPORT_SYMBOL_GPL(boot_cpuid_phys);
54

55
int smp_hw_index[NR_CPUS];
Al Viro's avatar
Al Viro committed
56
EXPORT_SYMBOL(smp_hw_index);
57

58 59 60 61
unsigned long ISA_DMA_THRESHOLD;
unsigned int DMA_MODE_READ;
unsigned int DMA_MODE_WRITE;

Al Viro's avatar
Al Viro committed
62 63 64 65
EXPORT_SYMBOL(ISA_DMA_THRESHOLD);
EXPORT_SYMBOL(DMA_MODE_READ);
EXPORT_SYMBOL(DMA_MODE_WRITE);

66
/*
67
 * We're called here very early in the boot.
68 69 70 71 72
 *
 * Note that the kernel may be running at an address which is different
 * from the address that it was linked at, so we must use RELOC/PTRRELOC
 * to access static data (including strings).  -- paulus
 */
Steven Rostedt's avatar
Steven Rostedt committed
73
notrace unsigned long __init early_init(unsigned long dt_ptr)
74 75 76
{
	unsigned long offset = reloc_offset();

77 78
	/* First zero the BSS -- use memset_io, some platforms don't have
	 * caches on yet */
79 80
	memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
			__bss_stop - __bss_start);
81

82 83 84 85
	/*
	 * Identify the CPU type and fix up code sections
	 * that depend on which cpu we have.
	 */
86
	identify_cpu(offset, mfspr(SPRN_PVR));
87

88
	apply_feature_fixups();
89

90 91 92 93 94
	return KERNELBASE + offset;
}


/*
95 96 97 98
 * This is run before start_kernel(), the kernel has been relocated
 * and we are running with enough of the MMU enabled to have our
 * proper kernel virtual addresses
 *
99 100
 * We do the initial parsing of the flat device-tree and prepares
 * for the MMU to be fully initialized.
101
 */
102
notrace void __init machine_init(u64 dt_ptr)
103
{
104
	unsigned int *addr = (unsigned int *)patch_site_addr(&patch__memset_nocache);
105 106
	unsigned long insn;

107 108 109
	/* Configure static keys first, now that we're relocated. */
	setup_feature_keys();

110 111
	/* Enable early debugging if any specified (see udbg.h) */
	udbg_early_init();
112

113
	patch_instruction_site(&patch__memcpy_nocache, PPC_INST_NOP);
114 115 116

	insn = create_cond_branch(addr, branch_target(addr), 0x820000);
	patch_instruction(addr, insn);	/* replace b by bne cr0 */
117

118
	/* Do some early initialization based on the flat device tree */
119 120
	early_init_devtree(__va(dt_ptr));

121 122
	early_init_mmu();

123
	setup_kdump_trampoline();
124 125 126
}

/* Checks "l2cr=xxxx" command-line option */
127
static int __init ppc_setup_l2cr(char *str)
128 129 130 131 132 133 134 135 136 137 138
{
	if (cpu_has_feature(CPU_FTR_L2CR)) {
		unsigned long val = simple_strtoul(str, NULL, 0);
		printk(KERN_INFO "l2cr set to %lx\n", val);
		_set_L2CR(0);		/* force invalidate by disable cache */
		_set_L2CR(val);		/* and enable it */
	}
	return 1;
}
__setup("l2cr=", ppc_setup_l2cr);

139
/* Checks "l3cr=xxxx" command-line option */
140
static int __init ppc_setup_l3cr(char *str)
141 142 143 144 145 146 147 148 149 150
{
	if (cpu_has_feature(CPU_FTR_L3CR)) {
		unsigned long val = simple_strtoul(str, NULL, 0);
		printk(KERN_INFO "l3cr set to %lx\n", val);
		_set_L3CR(val);		/* and enable it */
	}
	return 1;
}
__setup("l3cr=", ppc_setup_l3cr);

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
#ifdef CONFIG_GENERIC_NVRAM

/* Generic nvram hooks used by drivers/char/gen_nvram.c */
unsigned char nvram_read_byte(int addr)
{
	if (ppc_md.nvram_read_val)
		return ppc_md.nvram_read_val(addr);
	return 0xff;
}
EXPORT_SYMBOL(nvram_read_byte);

void nvram_write_byte(unsigned char val, int addr)
{
	if (ppc_md.nvram_write_val)
		ppc_md.nvram_write_val(addr, val);
}
EXPORT_SYMBOL(nvram_write_byte);

169 170 171 172 173 174 175 176
ssize_t nvram_get_size(void)
{
	if (ppc_md.nvram_size)
		return ppc_md.nvram_size();
	return -1;
}
EXPORT_SYMBOL(nvram_get_size);

177 178 179 180 181 182 183 184 185
void nvram_sync(void)
{
	if (ppc_md.nvram_sync)
		ppc_md.nvram_sync();
}
EXPORT_SYMBOL(nvram_sync);

#endif /* CONFIG_NVRAM */

186
static int __init ppc_init(void)
187 188
{
	/* clear the progress line */
189 190
	if (ppc_md.progress)
		ppc_md.progress("             ", 0xffff);
191 192 193 194 195 196 197 198 199

	/* call platform init */
	if (ppc_md.init != NULL) {
		ppc_md.init();
	}
	return 0;
}
arch_initcall(ppc_init);

200
void __init irqstack_early_init(void)
201 202 203 204
{
	unsigned int i;

	/* interrupt stacks must be in lowmem, we get that for free on ppc32
205
	 * as the memblock is limited to lowmem by default */
206 207
	for_each_possible_cpu(i) {
		softirq_ctx[i] = (struct thread_info *)
208
			__va(memblock_phys_alloc(THREAD_SIZE, THREAD_SIZE));
209
		hardirq_ctx[i] = (struct thread_info *)
210
			__va(memblock_phys_alloc(THREAD_SIZE, THREAD_SIZE));
211 212 213
	}
}

214
#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
215
void __init exc_lvl_early_init(void)
216
{
217
	unsigned int i, hw_cpu;
218 219

	/* interrupt stacks must be in lowmem, we get that for free on ppc32
Yinghai Lu's avatar
Yinghai Lu committed
220
	 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
221
	for_each_possible_cpu(i) {
222
#ifdef CONFIG_SMP
223
		hw_cpu = get_hard_smp_processor_id(i);
224 225 226 227
#else
		hw_cpu = 0;
#endif

228
		critirq_ctx[hw_cpu] = (struct thread_info *)
229
			__va(memblock_phys_alloc(THREAD_SIZE, THREAD_SIZE));
230
#ifdef CONFIG_BOOKE
231
		dbgirq_ctx[hw_cpu] = (struct thread_info *)
232
			__va(memblock_phys_alloc(THREAD_SIZE, THREAD_SIZE));
233
		mcheckirq_ctx[hw_cpu] = (struct thread_info *)
234
			__va(memblock_phys_alloc(THREAD_SIZE, THREAD_SIZE));
235 236 237 238 239
#endif
	}
}
#endif

240
void __init setup_power_save(void)
241
{
242
#ifdef CONFIG_PPC_BOOK3S_32
243 244 245 246 247 248 249 250 251 252 253 254
	if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
	    cpu_has_feature(CPU_FTR_CAN_NAP))
		ppc_md.power_save = ppc6xx_idle;
#endif

#ifdef CONFIG_E500
	if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
	    cpu_has_feature(CPU_FTR_CAN_NAP))
		ppc_md.power_save = e500_idle;
#endif
}

255
__init void initialize_cache_info(void)
256 257 258 259 260 261 262 263 264 265 266 267
{
	/*
	 * Set cache line size based on type of cpu as a default.
	 * Systems with OF can look in the properties on the cpu node(s)
	 * for a possibly more accurate value.
	 */
	dcache_bsize = cur_cpu_spec->dcache_bsize;
	icache_bsize = cur_cpu_spec->icache_bsize;
	ucache_bsize = 0;
	if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
		ucache_bsize = icache_bsize = dcache_bsize;
}