sh_pfc.h 24.7 KB
Newer Older
1 2
/* SPDX-License-Identifier: GPL-2.0
 *
Magnus Damm's avatar
Magnus Damm committed
3 4 5 6 7 8 9 10
 * SuperH Pin Function Controller Support
 *
 * Copyright (c) 2008 Magnus Damm
 */

#ifndef __SH_PFC_H
#define __SH_PFC_H

11
#include <linux/bug.h>
12
#include <linux/pinctrl/pinconf-generic.h>
13
#include <linux/spinlock.h>
14
#include <linux/stringify.h>
Magnus Damm's avatar
Magnus Damm committed
15

16 17 18 19 20 21 22
enum {
	PINMUX_TYPE_NONE,
	PINMUX_TYPE_FUNCTION,
	PINMUX_TYPE_GPIO,
	PINMUX_TYPE_OUTPUT,
	PINMUX_TYPE_INPUT,
};
Magnus Damm's avatar
Magnus Damm committed
23

24 25
#define SH_PFC_PIN_NONE			U16_MAX

26 27 28 29
#define SH_PFC_PIN_CFG_INPUT		(1 << 0)
#define SH_PFC_PIN_CFG_OUTPUT		(1 << 1)
#define SH_PFC_PIN_CFG_PULL_UP		(1 << 2)
#define SH_PFC_PIN_CFG_PULL_DOWN	(1 << 3)
30 31
#define SH_PFC_PIN_CFG_PULL_UP_DOWN	(SH_PFC_PIN_CFG_PULL_UP | \
					 SH_PFC_PIN_CFG_PULL_DOWN)
32
#define SH_PFC_PIN_CFG_IO_VOLTAGE	(1 << 4)
33
#define SH_PFC_PIN_CFG_DRIVE_STRENGTH	(1 << 5)
34
#define SH_PFC_PIN_CFG_NO_GPIO		(1 << 31)
35

36
struct sh_pfc_pin {
37
	u16 pin;
38
	u16 enum_id;
39
	const char *name;
40
	unsigned int configs;
Magnus Damm's avatar
Magnus Damm committed
41 42
};

43
#define SH_PFC_PIN_GROUP_ALIAS(alias, n)		\
44
	{						\
45
		.name = #alias,				\
46 47
		.pins = n##_pins,			\
		.mux = n##_mux,				\
48 49
		.nr_pins = ARRAY_SIZE(n##_pins) +	\
		BUILD_BUG_ON_ZERO(sizeof(n##_pins) != sizeof(n##_mux)), \
50
	}
51
#define SH_PFC_PIN_GROUP(n)	SH_PFC_PIN_GROUP_ALIAS(n, n)
52 53 54 55 56 57 58 59

struct sh_pfc_pin_group {
	const char *name;
	const unsigned int *pins;
	const unsigned int *mux;
	unsigned int nr_pins;
};

60
/*
61 62
 * Using union vin_data{,12,16} saves memory occupied by the VIN data pins.
 * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
63 64
 * in this case. It accepts an optional 'version' argument used when the
 * same group can appear on a different set of pins.
65
 */
66 67 68 69 70 71
#define VIN_DATA_PIN_GROUP(n, s, ...)					\
	{								\
		.name = #n#s#__VA_ARGS__,				\
		.pins = n##__VA_ARGS__##_pins.data##s,			\
		.mux = n##__VA_ARGS__##_mux.data##s,			\
		.nr_pins = ARRAY_SIZE(n##__VA_ARGS__##_pins.data##s),	\
72 73
	}

74 75 76 77 78 79 80 81 82 83 84 85 86
union vin_data12 {
	unsigned int data12[12];
	unsigned int data10[10];
	unsigned int data8[8];
};

union vin_data16 {
	unsigned int data16[16];
	unsigned int data12[12];
	unsigned int data10[10];
	unsigned int data8[8];
};

87 88 89 90 91 92 93 94 95 96
union vin_data {
	unsigned int data24[24];
	unsigned int data20[20];
	unsigned int data16[16];
	unsigned int data12[12];
	unsigned int data10[10];
	unsigned int data8[8];
	unsigned int data4[4];
};

97 98 99 100 101 102 103 104 105 106 107 108 109
#define SH_PFC_FUNCTION(n)				\
	{						\
		.name = #n,				\
		.groups = n##_groups,			\
		.nr_groups = ARRAY_SIZE(n##_groups),	\
	}

struct sh_pfc_function {
	const char *name;
	const char * const *groups;
	unsigned int nr_groups;
};

110
struct pinmux_func {
111
	u16 enum_id;
112 113 114
	const char *name;
};

Magnus Damm's avatar
Magnus Damm committed
115
struct pinmux_cfg_reg {
116
	u32 reg;
117
	u8 reg_width, field_width;
118 119 120 121 122 123
#ifdef DEBUG
	u16 nr_enum_ids;	/* for variable width regs only */
#define SET_NR_ENUM_IDS(n)	.nr_enum_ids = n,
#else
#define SET_NR_ENUM_IDS(n)
#endif
124
	const u16 *enum_ids;
125
	const u8 *var_field_width;
Magnus Damm's avatar
Magnus Damm committed
126 127
};

128 129
#define GROUP(...)	__VA_ARGS__

130 131 132 133 134 135
/*
 * Describe a config register consisting of several fields of the same width
 *   - name: Register name (unused, for documentation purposes only)
 *   - r: Physical register address
 *   - r_width: Width of the register (in bits)
 *   - f_width: Width of the fixed-width register fields (in bits)
136 137 138 139
 *   - ids: For each register field (from left to right, i.e. MSB to LSB),
 *          2^f_width enum IDs must be specified, one for each possible
 *          combination of the register field bit values, all wrapped using
 *          the GROUP() macro.
140
 */
141
#define PINMUX_CFG_REG(name, r, r_width, f_width, ids)			\
142
	.reg = r, .reg_width = r_width,					\
143 144 145
	.field_width = f_width + BUILD_BUG_ON_ZERO(r_width % f_width) +	\
	BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
			  (r_width / f_width) * (1 << f_width)),	\
146 147
	.enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)])	\
		{ ids }
148

149 150 151 152 153
/*
 * Describe a config register consisting of several fields of different widths
 *   - name: Register name (unused, for documentation purposes only)
 *   - r: Physical register address
 *   - r_width: Width of the register (in bits)
154 155 156 157 158 159
 *   - f_widths: List of widths of the register fields (in bits), from left
 *               to right (i.e. MSB to LSB), wrapped using the GROUP() macro.
 *   - ids: For each register field (from left to right, i.e. MSB to LSB),
 *          2^f_widths[i] enum IDs must be specified, one for each possible
 *          combination of the register field bit values, all wrapped using
 *          the GROUP() macro.
160
 */
161 162 163
#define PINMUX_CFG_REG_VAR(name, r, r_width, f_widths, ids)		\
	.reg = r, .reg_width = r_width,					\
	.var_field_width = (const u8 []) { f_widths, 0 },		\
164
	SET_NR_ENUM_IDS(sizeof((const u16 []) { ids }) / sizeof(u16))	\
165
	.enum_ids = (const u16 []) { ids }
Magnus Damm's avatar
Magnus Damm committed
166

167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
struct pinmux_drive_reg_field {
	u16 pin;
	u8 offset;
	u8 size;
};

struct pinmux_drive_reg {
	u32 reg;
	const struct pinmux_drive_reg_field fields[8];
};

#define PINMUX_DRIVE_REG(name, r) \
	.reg = r, \
	.fields =

182 183 184 185 186 187 188 189 190 191 192
struct pinmux_bias_reg {
	u32 puen;		/* Pull-enable or pull-up control register */
	u32 pud;		/* Pull-up/down control register (optional) */
	const u16 pins[32];
};

#define PINMUX_BIAS_REG(name1, r1, name2, r2) \
	.puen = r1,	\
	.pud = r2,	\
	.pins =

193 194 195 196
struct pinmux_ioctrl_reg {
	u32 reg;
};

Magnus Damm's avatar
Magnus Damm committed
197
struct pinmux_data_reg {
198
	u32 reg;
199
	u8 reg_width;
200
	const u16 *enum_ids;
Magnus Damm's avatar
Magnus Damm committed
201 202
};

203 204 205 206 207
/*
 * Describe a data register
 *   - name: Register name (unused, for documentation purposes only)
 *   - r: Physical register address
 *   - r_width: Width of the register (in bits)
208 209
 *   - ids: For each register bit (from left to right, i.e. MSB to LSB), one
 *          enum ID must be specified, all wrapped using the GROUP() macro.
210
 */
211
#define PINMUX_DATA_REG(name, r, r_width, ids)				\
212 213 214
	.reg = r, .reg_width = r_width +				\
	BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
			  r_width),					\
215
	.enum_ids = (const u16 [r_width]) { ids }
Magnus Damm's avatar
Magnus Damm committed
216

Magnus Damm's avatar
Magnus Damm committed
217
struct pinmux_irq {
218
	const short *gpios;
Magnus Damm's avatar
Magnus Damm committed
219 220
};

221 222 223 224
/*
 * Describe the mapping from GPIOs to a single IRQ
 *   - ids...: List of GPIOs that are mapped to the same IRQ
 */
225
#define PINMUX_IRQ(ids...)			   \
226
	{ .gpios = (const short []) { ids, -1 } }
Magnus Damm's avatar
Magnus Damm committed
227

Magnus Damm's avatar
Magnus Damm committed
228
struct pinmux_range {
229 230 231
	u16 begin;
	u16 end;
	u16 force;
Magnus Damm's avatar
Magnus Damm committed
232 233
};

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
struct sh_pfc_window {
	phys_addr_t phys;
	void __iomem *virt;
	unsigned long size;
};

struct sh_pfc_pin_range;

struct sh_pfc {
	struct device *dev;
	const struct sh_pfc_soc_info *info;
	spinlock_t lock;

	unsigned int num_windows;
	struct sh_pfc_window *windows;
	unsigned int num_irqs;
	unsigned int *irqs;

	struct sh_pfc_pin_range *ranges;
	unsigned int nr_ranges;

	unsigned int nr_gpio_pins;

	struct sh_pfc_chip *gpio;
258
	u32 *saved_regs;
259
};
260 261

struct sh_pfc_soc_operations {
262
	int (*init)(struct sh_pfc *pfc);
263 264 265
	unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
	void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
			 unsigned int bias);
266
	int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
267 268
};

269
struct sh_pfc_soc_info {
270
	const char *name;
271 272
	const struct sh_pfc_soc_operations *ops;

Magnus Damm's avatar
Magnus Damm committed
273 274 275 276
	struct pinmux_range input;
	struct pinmux_range output;
	struct pinmux_range function;

277
	const struct sh_pfc_pin *pins;
278
	unsigned int nr_pins;
279 280 281 282 283
	const struct sh_pfc_pin_group *groups;
	unsigned int nr_groups;
	const struct sh_pfc_function *functions;
	unsigned int nr_functions;

284
#ifdef CONFIG_PINCTRL_SH_FUNC_GPIO
285
	const struct pinmux_func *func_gpios;
286
	unsigned int nr_func_gpios;
287
#endif
288

289
	const struct pinmux_cfg_reg *cfg_regs;
290
	const struct pinmux_drive_reg *drive_regs;
291
	const struct pinmux_bias_reg *bias_regs;
292
	const struct pinmux_ioctrl_reg *ioctrl_regs;
293
	const struct pinmux_data_reg *data_regs;
Magnus Damm's avatar
Magnus Damm committed
294

295 296
	const u16 *pinmux_data;
	unsigned int pinmux_data_size;
Magnus Damm's avatar
Magnus Damm committed
297

298
	const struct pinmux_irq *gpio_irq;
Magnus Damm's avatar
Magnus Damm committed
299 300
	unsigned int gpio_irq_size;

301
	u32 unlock_reg;
Magnus Damm's avatar
Magnus Damm committed
302 303
};

304 305 306
extern const struct sh_pfc_soc_info emev2_pinmux_info;
extern const struct sh_pfc_soc_info r8a73a4_pinmux_info;
extern const struct sh_pfc_soc_info r8a7740_pinmux_info;
307
extern const struct sh_pfc_soc_info r8a7742_pinmux_info;
308
extern const struct sh_pfc_soc_info r8a7743_pinmux_info;
309
extern const struct sh_pfc_soc_info r8a7744_pinmux_info;
310
extern const struct sh_pfc_soc_info r8a7745_pinmux_info;
311
extern const struct sh_pfc_soc_info r8a77470_pinmux_info;
312
extern const struct sh_pfc_soc_info r8a774a1_pinmux_info;
313
extern const struct sh_pfc_soc_info r8a774b1_pinmux_info;
314
extern const struct sh_pfc_soc_info r8a774c0_pinmux_info;
315
extern const struct sh_pfc_soc_info r8a774e1_pinmux_info;
316 317 318 319
extern const struct sh_pfc_soc_info r8a7778_pinmux_info;
extern const struct sh_pfc_soc_info r8a7779_pinmux_info;
extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
320
extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
321 322
extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
323 324
extern const struct sh_pfc_soc_info r8a77950_pinmux_info __weak;
extern const struct sh_pfc_soc_info r8a77951_pinmux_info __weak;
325
extern const struct sh_pfc_soc_info r8a77960_pinmux_info;
326
extern const struct sh_pfc_soc_info r8a77961_pinmux_info;
327
extern const struct sh_pfc_soc_info r8a77965_pinmux_info;
328
extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
329
extern const struct sh_pfc_soc_info r8a77980_pinmux_info;
330
extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
331
extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
332 333 334 335 336 337 338 339 340 341 342 343 344 345
extern const struct sh_pfc_soc_info sh7203_pinmux_info;
extern const struct sh_pfc_soc_info sh7264_pinmux_info;
extern const struct sh_pfc_soc_info sh7269_pinmux_info;
extern const struct sh_pfc_soc_info sh73a0_pinmux_info;
extern const struct sh_pfc_soc_info sh7720_pinmux_info;
extern const struct sh_pfc_soc_info sh7722_pinmux_info;
extern const struct sh_pfc_soc_info sh7723_pinmux_info;
extern const struct sh_pfc_soc_info sh7724_pinmux_info;
extern const struct sh_pfc_soc_info sh7734_pinmux_info;
extern const struct sh_pfc_soc_info sh7757_pinmux_info;
extern const struct sh_pfc_soc_info sh7785_pinmux_info;
extern const struct sh_pfc_soc_info sh7786_pinmux_info;
extern const struct sh_pfc_soc_info shx3_pinmux_info;

346 347 348 349 350
/* -----------------------------------------------------------------------------
 * Helper macros to create pin and port lists
 */

/*
351
 * sh_pfc_soc_info pinmux_data array macros
352 353
 */

354 355 356 357 358
/*
 * Describe generic pinmux data
 *   - data_or_mark: *_DATA or *_MARK enum ID
 *   - ids...: List of enum IDs to associate with data_or_mark
 */
359 360
#define PINMUX_DATA(data_or_mark, ids...)	data_or_mark, ids, 0

361 362 363 364 365 366 367
/*
 * Describe a pinmux configuration without GPIO function that needs
 * configuration in a Peripheral Function Select Register (IPSR)
 *   - ipsr: IPSR field (unused, for documentation purposes only)
 *   - fn: Function name, referring to a field in the IPSR
 */
#define PINMUX_IPSR_NOGP(ipsr, fn)					\
368
	PINMUX_DATA(fn##_MARK, FN_##fn)
369 370 371 372 373 374 375 376

/*
 * Describe a pinmux configuration with GPIO function that needs configuration
 * in both a Peripheral Function Select Register (IPSR) and in a
 * GPIO/Peripheral Function Select Register (GPSR)
 *   - ipsr: IPSR field
 *   - fn: Function name, also referring to the IPSR field
 */
377
#define PINMUX_IPSR_GPSR(ipsr, fn)					\
378
	PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411

/*
 * Describe a pinmux configuration without GPIO function that needs
 * configuration in a Peripheral Function Select Register (IPSR), and where the
 * pinmux function has a representation in a Module Select Register (MOD_SEL).
 *   - ipsr: IPSR field (unused, for documentation purposes only)
 *   - fn: Function name, also referring to the IPSR field
 *   - msel: Module selector
 */
#define PINMUX_IPSR_NOGM(ipsr, fn, msel)				\
	PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)

/*
 * Describe a pinmux configuration with GPIO function where the pinmux function
 * has no representation in a Peripheral Function Select Register (IPSR), but
 * instead solely depends on a group selection.
 *   - gpsr: GPSR field
 *   - fn: Function name, also referring to the GPSR field
 *   - gsel: Group selector
 */
#define PINMUX_IPSR_NOFN(gpsr, fn, gsel)				\
	PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)

/*
 * Describe a pinmux configuration with GPIO function that needs configuration
 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
 * Function Select Register (GPSR), and where the pinmux function has a
 * representation in a Module Select Register (MOD_SEL).
 *   - ipsr: IPSR field
 *   - fn: Function name, also referring to the IPSR field
 *   - msel: Module selector
 */
#define PINMUX_IPSR_MSEL(ipsr, fn, msel)				\
412
	PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
413

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
/*
 * Describe a pinmux configuration similar to PINMUX_IPSR_MSEL, but with
 * an additional select register that controls physical multiplexing
 * with another pin.
 *   - ipsr: IPSR field
 *   - fn: Function name, also referring to the IPSR field
 *   - psel: Physical multiplexing selector
 *   - msel: Module selector
 */
#define PINMUX_IPSR_PHYS_MSEL(ipsr, fn, psel, msel) \
	PINMUX_DATA(fn##_MARK, FN_##psel, FN_##msel, FN_##fn, FN_##ipsr)

/*
 * Describe a pinmux configuration in which a pin is physically multiplexed
 * with other pins.
429
 *   - ipsr: IPSR field
430
 *   - fn: Function name
431 432 433
 *   - psel: Physical multiplexing selector
 */
#define PINMUX_IPSR_PHYS(ipsr, fn, psel) \
434
	PINMUX_DATA(fn##_MARK, FN_##psel, FN_##ipsr)
435

436 437 438 439 440 441 442 443
/*
 * Describe a pinmux configuration for a single-function pin with GPIO
 * capability.
 *   - fn: Function name
 */
#define PINMUX_SINGLE(fn)						\
	PINMUX_DATA(fn##_MARK, FN_##fn)

444 445 446 447
/*
 * GP port style (32 ports banks)
 */

448 449
#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg)				\
	fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
450 451
#define PORT_GP_1(bank, pin, fn, sfx)	PORT_GP_CFG_1(bank, pin, fn, sfx, 0)

452 453 454 455 456
#define PORT_GP_CFG_4(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_1(bank, 0,  fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 1,  fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 2,  fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 3,  fn, sfx, cfg)
457 458
#define PORT_GP_4(bank, fn, sfx)	PORT_GP_CFG_4(bank, fn, sfx, 0)

459
#define PORT_GP_CFG_6(bank, fn, sfx, cfg)				\
460 461
	PORT_GP_CFG_4(bank, fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 4,  fn, sfx, cfg),				\
462 463 464 465 466
	PORT_GP_CFG_1(bank, 5,  fn, sfx, cfg)
#define PORT_GP_6(bank, fn, sfx)	PORT_GP_CFG_6(bank, fn, sfx, 0)

#define PORT_GP_CFG_8(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_6(bank, fn, sfx, cfg),				\
467 468
	PORT_GP_CFG_1(bank, 6,  fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 7,  fn, sfx, cfg)
469 470
#define PORT_GP_8(bank, fn, sfx)	PORT_GP_CFG_8(bank, fn, sfx, 0)

471 472
#define PORT_GP_CFG_9(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_8(bank, fn, sfx, cfg),				\
473 474 475
	PORT_GP_CFG_1(bank, 8,  fn, sfx, cfg)
#define PORT_GP_9(bank, fn, sfx)	PORT_GP_CFG_9(bank, fn, sfx, 0)

476
#define PORT_GP_CFG_10(bank, fn, sfx, cfg)				\
477
	PORT_GP_CFG_9(bank, fn, sfx, cfg),				\
478 479 480
	PORT_GP_CFG_1(bank, 9,  fn, sfx, cfg)
#define PORT_GP_10(bank, fn, sfx)	PORT_GP_CFG_10(bank, fn, sfx, 0)

481
#define PORT_GP_CFG_11(bank, fn, sfx, cfg)				\
482
	PORT_GP_CFG_10(bank, fn, sfx, cfg),				\
483 484 485 486 487
	PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
#define PORT_GP_11(bank, fn, sfx)	PORT_GP_CFG_11(bank, fn, sfx, 0)

#define PORT_GP_CFG_12(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_11(bank, fn, sfx, cfg),				\
488
	PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
489 490
#define PORT_GP_12(bank, fn, sfx)	PORT_GP_CFG_12(bank, fn, sfx, 0)

491 492 493 494
#define PORT_GP_CFG_14(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_12(bank, fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 12, fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
495 496
#define PORT_GP_14(bank, fn, sfx)	PORT_GP_CFG_14(bank, fn, sfx, 0)

497 498
#define PORT_GP_CFG_15(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_14(bank, fn, sfx, cfg),				\
499 500 501
	PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
#define PORT_GP_15(bank, fn, sfx)	PORT_GP_CFG_15(bank, fn, sfx, 0)

502 503 504
#define PORT_GP_CFG_16(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_15(bank, fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
505 506
#define PORT_GP_16(bank, fn, sfx)	PORT_GP_CFG_16(bank, fn, sfx, 0)

507
#define PORT_GP_CFG_17(bank, fn, sfx, cfg)				\
508
	PORT_GP_CFG_16(bank, fn, sfx, cfg),				\
509 510 511 512 513
	PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
#define PORT_GP_17(bank, fn, sfx)	PORT_GP_CFG_17(bank, fn, sfx, 0)

#define PORT_GP_CFG_18(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_17(bank, fn, sfx, cfg),				\
514
	PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
515 516
#define PORT_GP_18(bank, fn, sfx)	PORT_GP_CFG_18(bank, fn, sfx, 0)

517
#define PORT_GP_CFG_20(bank, fn, sfx, cfg)				\
518 519
	PORT_GP_CFG_18(bank, fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 18, fn, sfx, cfg),				\
520 521 522 523 524 525 526 527
	PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
#define PORT_GP_20(bank, fn, sfx)	PORT_GP_CFG_20(bank, fn, sfx, 0)

#define PORT_GP_CFG_21(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_20(bank, fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
#define PORT_GP_21(bank, fn, sfx)	PORT_GP_CFG_21(bank, fn, sfx, 0)

528
#define PORT_GP_CFG_22(bank, fn, sfx, cfg)				\
529
	PORT_GP_CFG_21(bank, fn, sfx, cfg),				\
530 531 532 533 534
	PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
#define PORT_GP_22(bank, fn, sfx)	PORT_GP_CFG_22(bank, fn, sfx, 0)

#define PORT_GP_CFG_23(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_22(bank, fn, sfx, cfg),				\
535 536 537
	PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
#define PORT_GP_23(bank, fn, sfx)	PORT_GP_CFG_23(bank, fn, sfx, 0)

538
#define PORT_GP_CFG_24(bank, fn, sfx, cfg)				\
539
	PORT_GP_CFG_23(bank, fn, sfx, cfg),				\
540 541 542
	PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
#define PORT_GP_24(bank, fn, sfx)	PORT_GP_CFG_24(bank, fn, sfx, 0)

543
#define PORT_GP_CFG_25(bank, fn, sfx, cfg)				\
544
	PORT_GP_CFG_24(bank, fn, sfx, cfg),				\
545 546 547 548 549
	PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
#define PORT_GP_25(bank, fn, sfx)	PORT_GP_CFG_25(bank, fn, sfx, 0)

#define PORT_GP_CFG_26(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_25(bank, fn, sfx, cfg),				\
550
	PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
551 552
#define PORT_GP_26(bank, fn, sfx)	PORT_GP_CFG_26(bank, fn, sfx, 0)

553
#define PORT_GP_CFG_27(bank, fn, sfx, cfg)				\
554
	PORT_GP_CFG_26(bank, fn, sfx, cfg),				\
555 556 557 558 559
	PORT_GP_CFG_1(bank, 26, fn, sfx, cfg)
#define PORT_GP_27(bank, fn, sfx)	PORT_GP_CFG_27(bank, fn, sfx, 0)

#define PORT_GP_CFG_28(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_27(bank, fn, sfx, cfg),				\
560
	PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
561 562
#define PORT_GP_28(bank, fn, sfx)	PORT_GP_CFG_28(bank, fn, sfx, 0)

563
#define PORT_GP_CFG_29(bank, fn, sfx, cfg)				\
564
	PORT_GP_CFG_28(bank, fn, sfx, cfg),				\
565 566 567 568 569
	PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
#define PORT_GP_29(bank, fn, sfx)	PORT_GP_CFG_29(bank, fn, sfx, 0)

#define PORT_GP_CFG_30(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_29(bank, fn, sfx, cfg),				\
570
	PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
571 572
#define PORT_GP_30(bank, fn, sfx)	PORT_GP_CFG_30(bank, fn, sfx, 0)

573 574 575 576
#define PORT_GP_CFG_32(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_30(bank, fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 30, fn, sfx, cfg),				\
	PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
577
#define PORT_GP_32(bank, fn, sfx)	PORT_GP_CFG_32(bank, fn, sfx, 0)
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597

#define PORT_GP_32_REV(bank, fn, sfx)					\
	PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx),	\
	PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx),	\
	PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx),	\
	PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx),	\
	PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx),	\
	PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx),	\
	PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx),	\
	PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx),	\
	PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx),	\
	PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx),	\
	PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx),	\
	PORT_GP_1(bank, 9,  fn, sfx), PORT_GP_1(bank, 8,  fn, sfx),	\
	PORT_GP_1(bank, 7,  fn, sfx), PORT_GP_1(bank, 6,  fn, sfx),	\
	PORT_GP_1(bank, 5,  fn, sfx), PORT_GP_1(bank, 4,  fn, sfx),	\
	PORT_GP_1(bank, 3,  fn, sfx), PORT_GP_1(bank, 2,  fn, sfx),	\
	PORT_GP_1(bank, 1,  fn, sfx), PORT_GP_1(bank, 0,  fn, sfx)

/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
598
#define _GP_ALL(bank, pin, name, sfx, cfg)	name##_##sfx
599
#define GP_ALL(str)			CPU_ALL_GP(_GP_ALL, str)
600 601

/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
602
#define _GP_GPIO(bank, _pin, _name, sfx, cfg)				\
603
	{								\
604
		.pin = (bank * 32) + _pin,				\
605 606
		.name = __stringify(_name),				\
		.enum_id = _name##_DATA,				\
607
		.configs = cfg,						\
608
	}
609
#define PINMUX_GPIO_GP_ALL()		CPU_ALL_GP(_GP_GPIO, unused)
610 611

/* PINMUX_DATA_GP_ALL -  Expand to a list of name_DATA, name_FN marks */
612
#define _GP_DATA(bank, pin, name, sfx, cfg)	PINMUX_DATA(name##_DATA, name##_FN)
613
#define PINMUX_DATA_GP_ALL()		CPU_ALL_GP(_GP_DATA, unused)
614

615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
/*
 * GP_ASSIGN_LAST() - Expand to an enum definition for the last GP pin
 *
 * The largest GP pin index is obtained by taking the size of a union,
 * containing one array per GP pin, sized by the corresponding pin index.
 * As the fields in the CPU_ALL_GP() macro definition are separated by commas,
 * while the members of a union must be terminated by semicolons, the commas
 * are absorbed by wrapping them inside dummy attributes.
 */
#define _GP_ENTRY(bank, pin, name, sfx, cfg)				\
	deprecated)); char name[(bank * 32) + pin] __attribute__((deprecated
#define GP_ASSIGN_LAST()						\
	GP_LAST = sizeof(union {					\
		char dummy[0] __attribute__((deprecated,		\
		CPU_ALL_GP(_GP_ENTRY, unused),				\
		deprecated));						\
	})

633 634 635 636
/*
 * PORT style (linear pin space)
 */

637
#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
638 639 640 641 642 643 644 645 646 647 648 649 650 651

#define PORT_10(pn, fn, pfx, sfx)					  \
	PORT_1(pn,   fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx),	  \
	PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx),	  \
	PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx),	  \
	PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx),	  \
	PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)

#define PORT_90(pn, fn, pfx, sfx)					  \
	PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
	PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
	PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
	PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
	PORT_10(pn+90, fn, pfx##9, sfx)
652

653
/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
654
#define _PORT_ALL(pn, pfx, sfx)		pfx##_##sfx
655
#define PORT_ALL(str)			CPU_ALL_PORT(_PORT_ALL, PORT, str)
656

657
/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
658 659 660
#define PINMUX_GPIO(_pin)						\
	[GPIO_##_pin] = {						\
		.pin = (u16)-1,						\
661
		.name = __stringify(GPIO_##_pin),			\
662
		.enum_id = _pin##_DATA,					\
663 664
	}

665
/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
666
#define SH_PFC_PIN_CFG(_pin, cfgs)					\
667
	{								\
668 669 670
		.pin = _pin,						\
		.name = __stringify(PORT##_pin),			\
		.enum_id = PORT##_pin##_DATA,				\
671 672 673
		.configs = cfgs,					\
	}

674 675 676
/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
 *		     PORT_name_OUT, PORT_name_IN marks
 */
677
#define _PORT_DATA(pn, pfx, sfx)					\
678 679 680 681
	PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0,			\
		    PORT##pfx##_OUT, PORT##pfx##_IN)
#define PINMUX_DATA_ALL()		CPU_ALL_PORT(_PORT_DATA, , unused)

682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
/*
 * PORT_ASSIGN_LAST() - Expand to an enum definition for the last PORT pin
 *
 * The largest PORT pin index is obtained by taking the size of a union,
 * containing one array per PORT pin, sized by the corresponding pin index.
 * As the fields in the CPU_ALL_PORT() macro definition are separated by
 * commas, while the members of a union must be terminated by semicolons, the
 * commas are absorbed by wrapping them inside dummy attributes.
 */
#define _PORT_ENTRY(pn, pfx, sfx)					\
	deprecated)); char pfx[pn] __attribute__((deprecated
#define PORT_ASSIGN_LAST()						\
	PORT_LAST = sizeof(union {					\
		char dummy[0] __attribute__((deprecated,		\
		CPU_ALL_PORT(_PORT_ENTRY, PORT, unused),		\
		deprecated));						\
	})

700 701 702 703 704 705 706 707
/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
#define PINMUX_GPIO_FN(gpio, base, data_or_mark)			\
	[gpio - (base)] = {						\
		.name = __stringify(gpio),				\
		.enum_id = data_or_mark,				\
	}
#define GPIO_FN(str)							\
	PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
708

709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
/*
 * Pins not associated with a GPIO port
 */

#define PIN_NOGP_CFG(pin, name, fn, cfg)	fn(pin, name, cfg)
#define PIN_NOGP(pin, name, fn)			fn(pin, name, 0)

/* NOGP_ALL - Expand to a list of PIN_id */
#define _NOGP_ALL(pin, name, cfg)		PIN_##pin
#define NOGP_ALL()				CPU_ALL_NOGP(_NOGP_ALL)

/* PINMUX_NOGP_ALL - Expand to a list of sh_pfc_pin entries */
#define _NOGP_PINMUX(_pin, _name, cfg)					\
	{								\
		.pin = PIN_##_pin,					\
		.name = "PIN_" _name,					\
		.configs = SH_PFC_PIN_CFG_NO_GPIO | cfg,		\
	}
#define PINMUX_NOGP_ALL()		CPU_ALL_NOGP(_NOGP_PINMUX)

729
/*
730
 * PORTnCR helper macro for SH-Mobile/R-Mobile
731
 */
732 733
#define PORTCR(nr, reg)							\
	{								\
734 735 736
		PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8,		\
				   GROUP(2, 2, 1, 3),			\
				   GROUP(				\
737 738 739 740 741 742 743 744 745 746 747
			/* PULMD[1:0], handled by .set_bias() */	\
			0, 0, 0, 0,					\
			/* IE and OE */					\
			0, PORT##nr##_OUT, PORT##nr##_IN, 0,		\
			/* SEC, not supported */			\
			0, 0,						\
			/* PTMD[2:0] */					\
			PORT##nr##_FN0, PORT##nr##_FN1,			\
			PORT##nr##_FN2, PORT##nr##_FN3,			\
			PORT##nr##_FN4, PORT##nr##_FN5,			\
			PORT##nr##_FN6, PORT##nr##_FN7			\
748
		))							\
749
	}
750

751 752 753 754 755
/*
 * GPIO number helper macro for R-Car
 */
#define RCAR_GP_PIN(bank, pin)		(((bank) * 32) + (pin))

Magnus Damm's avatar
Magnus Damm committed
756
#endif /* __SH_PFC_H */