mlx5_ib.h 43.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#ifndef MLX5_IB_H
#define MLX5_IB_H

#include <linux/kernel.h>
#include <linux/sched.h>
#include <rdma/ib_verbs.h>
39
#include <rdma/ib_umem.h>
40 41 42
#include <rdma/ib_smi.h>
#include <linux/mlx5/driver.h>
#include <linux/mlx5/cq.h>
43
#include <linux/mlx5/fs.h>
44 45
#include <linux/mlx5/qp.h>
#include <linux/types.h>
46
#include <linux/mlx5/transobj.h>
47
#include <rdma/ib_user_verbs.h>
48
#include <rdma/mlx5-abi.h>
49
#include <rdma/uverbs_ioctl.h>
50
#include <rdma/mlx5_user_ioctl_cmds.h>
51
#include <rdma/mlx5_user_ioctl_verbs.h>
52

53 54
#include "srq.h"

55 56 57
#define mlx5_ib_dbg(_dev, format, arg...)                                      \
	dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
		__LINE__, current->pid, ##arg)
58

59 60 61
#define mlx5_ib_err(_dev, format, arg...)                                      \
	dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
		__LINE__, current->pid, ##arg)
62

63 64 65
#define mlx5_ib_warn(_dev, format, arg...)                                     \
	dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,     \
		 __LINE__, current->pid, ##arg)
66

67 68
#define MLX5_IB_DEFAULT_UIDX 0xffffff
#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
69

70 71
#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)

72 73 74 75 76
enum {
	MLX5_IB_MMAP_OFFSET_START = 9,
	MLX5_IB_MMAP_OFFSET_END = 255,
};

77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
enum {
	MLX5_IB_MMAP_CMD_SHIFT	= 8,
	MLX5_IB_MMAP_CMD_MASK	= 0xff,
};

enum {
	MLX5_RES_SCAT_DATA32_CQE	= 0x1,
	MLX5_RES_SCAT_DATA64_CQE	= 0x2,
	MLX5_REQ_SCAT_DATA32_CQE	= 0x11,
	MLX5_REQ_SCAT_DATA64_CQE	= 0x22,
};

enum mlx5_ib_mad_ifc_flags {
	MLX5_MAD_IFC_IGNORE_MKEY	= 1,
	MLX5_MAD_IFC_IGNORE_BKEY	= 2,
	MLX5_MAD_IFC_NET_VIEW		= 4,
};

95
enum {
96
	MLX5_CROSS_CHANNEL_BFREG         = 0,
97 98
};

99 100 101 102 103
enum {
	MLX5_CQE_VERSION_V0,
	MLX5_CQE_VERSION_V1,
};

104 105 106 107 108
enum {
	MLX5_TM_MAX_RNDV_MSG_SIZE	= 64,
	MLX5_TM_MAX_SGE			= 1,
};

109 110
enum {
	MLX5_IB_INVALID_UAR_INDEX	= BIT(31),
111
	MLX5_IB_INVALID_BFREG		= BIT(31),
112 113
};

114 115 116 117 118 119 120 121 122 123
enum {
	MLX5_MAX_MEMIC_PAGES = 0x100,
	MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
};

enum {
	MLX5_MEMIC_BASE_ALIGN	= 6,
	MLX5_MEMIC_BASE_SIZE	= 1 << MLX5_MEMIC_BASE_ALIGN,
};

124 125
enum mlx5_ib_mmap_type {
	MLX5_IB_MMAP_TYPE_MEMIC = 1,
126
	MLX5_IB_MMAP_TYPE_VAR = 2,
127 128
	MLX5_IB_MMAP_TYPE_UAR_WC = 3,
	MLX5_IB_MMAP_TYPE_UAR_NC = 4,
129 130
};

131 132 133 134 135 136 137 138 139 140 141
struct mlx5_bfreg_info {
	u32 *sys_pages;
	int num_low_latency_bfregs;
	unsigned int *count;

	/*
	 * protect bfreg allocation data structs
	 */
	struct mutex lock;
	u32 ver;
	u8 lib_uar_4k : 1;
142
	u8 lib_uar_dyn : 1;
143 144 145 146 147
	u32 num_sys_pages;
	u32 num_static_sys_pages;
	u32 total_num_bfregs;
	u32 num_dyn_bfregs;
};
148

149 150 151 152 153 154 155
struct mlx5_ib_ucontext {
	struct ib_ucontext	ibucontext;
	struct list_head	db_page_list;

	/* protect doorbell record alloc/free
	 */
	struct mutex		db_page_mutex;
156
	struct mlx5_bfreg_info	bfregi;
157
	u8			cqe_version;
158 159
	/* Transport Domain number */
	u32			tdn;
160

161
	u64			lib_caps;
Yishai Hadas's avatar
Yishai Hadas committed
162
	u16			devx_uid;
163 164
	/* For RoCE LAG TX affinity */
	atomic_t		tx_port_affinity;
165 166 167 168 169 170 171 172 173 174
};

static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
{
	return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
}

struct mlx5_ib_pd {
	struct ib_pd		ibpd;
	u32			pdn;
175
	u16			uid;
176 177
};

178 179
enum {
	MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
180
	MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
181
	MLX5_IB_FLOW_ACTION_DECAP,
182 183
};

184
#define MLX5_IB_FLOW_MCAST_PRIO		(MLX5_BY_PASS_NUM_PRIOS - 1)
185
#define MLX5_IB_FLOW_LAST_PRIO		(MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
186 187 188 189 190 191
#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
#error "Invalid number of bypass priorities"
#endif
#define MLX5_IB_FLOW_LEFTOVERS_PRIO	(MLX5_IB_FLOW_MCAST_PRIO + 1)

#define MLX5_IB_NUM_FLOW_FT		(MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
192
#define MLX5_IB_NUM_SNIFFER_FTS		2
193
#define MLX5_IB_NUM_EGRESS_FTS		1
194 195 196 197 198 199 200 201
struct mlx5_ib_flow_prio {
	struct mlx5_flow_table		*flow_table;
	unsigned int			refcount;
};

struct mlx5_ib_flow_handler {
	struct list_head		list;
	struct ib_flow			ibflow;
202
	struct mlx5_ib_flow_prio	*prio;
203
	struct mlx5_flow_handle		*rule;
204
	struct ib_counters		*ibcounters;
205 206
	struct mlx5_ib_dev		*dev;
	struct mlx5_ib_flow_matcher	*flow_matcher;
207 208
};

209 210 211 212
struct mlx5_ib_flow_matcher {
	struct mlx5_ib_match_params matcher_mask;
	int			mask_len;
	enum mlx5_ib_flow_type	flow_type;
213
	enum mlx5_flow_namespace_type ns_type;
214 215 216 217 218 219
	u16			priority;
	struct mlx5_core_dev	*mdev;
	atomic_t		usecnt;
	u8			match_criteria_enable;
};

220 221 222 223 224
struct mlx5_ib_pp {
	u16 index;
	struct mlx5_core_dev *mdev;
};

225 226
struct mlx5_ib_flow_db {
	struct mlx5_ib_flow_prio	prios[MLX5_IB_NUM_FLOW_FT];
227
	struct mlx5_ib_flow_prio	egress_prios[MLX5_IB_NUM_FLOW_FT];
228
	struct mlx5_ib_flow_prio	sniffer[MLX5_IB_NUM_SNIFFER_FTS];
229
	struct mlx5_ib_flow_prio	egress[MLX5_IB_NUM_EGRESS_FTS];
230
	struct mlx5_ib_flow_prio	fdb;
231
	struct mlx5_ib_flow_prio	rdma_rx[MLX5_IB_NUM_FLOW_FT];
232
	struct mlx5_ib_flow_prio	rdma_tx[MLX5_IB_NUM_FLOW_FT];
233
	struct mlx5_flow_table		*lag_demux_ft;
234 235 236 237 238 239 240 241
	/* Protect flow steering bypass flow tables
	 * when add/del flow rules.
	 * only single add/removal of flow steering rule could be done
	 * simultaneously.
	 */
	struct mutex			lock;
};

242 243 244 245
/* Use macros here so that don't have to duplicate
 * enum ib_send_flags and enum ib_qp_type for low-level driver
 */

246 247 248 249 250 251
#define MLX5_IB_SEND_UMR_ENABLE_MR	       (IB_SEND_RESERVED_START << 0)
#define MLX5_IB_SEND_UMR_DISABLE_MR	       (IB_SEND_RESERVED_START << 1)
#define MLX5_IB_SEND_UMR_FAIL_IF_FREE	       (IB_SEND_RESERVED_START << 2)
#define MLX5_IB_SEND_UMR_UPDATE_XLT	       (IB_SEND_RESERVED_START << 3)
#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION    (IB_SEND_RESERVED_START << 4)
#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS       IB_SEND_RESERVED_END
252

253
#define MLX5_IB_QPT_REG_UMR	IB_QPT_RESERVED1
Haggai Eran's avatar
Haggai Eran committed
254 255 256 257 258
/*
 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
 * creates the actual hardware QP.
 */
#define MLX5_IB_QPT_HW_GSI	IB_QPT_RESERVED2
259 260
#define MLX5_IB_QPT_DCI		IB_QPT_RESERVED3
#define MLX5_IB_QPT_DCT		IB_QPT_RESERVED4
261 262
#define MLX5_IB_WR_UMR		IB_WR_RESERVED1

263 264 265
#define MLX5_IB_UMR_OCTOWORD	       16
#define MLX5_IB_UMR_XLT_ALIGNMENT      64

266 267 268 269 270 271
#define MLX5_IB_UPD_XLT_ZAP	      BIT(0)
#define MLX5_IB_UPD_XLT_ENABLE	      BIT(1)
#define MLX5_IB_UPD_XLT_ATOMIC	      BIT(2)
#define MLX5_IB_UPD_XLT_ADDR	      BIT(3)
#define MLX5_IB_UPD_XLT_PD	      BIT(4)
#define MLX5_IB_UPD_XLT_ACCESS	      BIT(5)
272
#define MLX5_IB_UPD_XLT_INDIRECT      BIT(6)
273

274 275 276 277 278
/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
 *
 * These flags are intended for internal use by the mlx5_ib driver, and they
 * rely on the range reserved for that use in the ib_qp_create_flags enum.
 */
279
#define MLX5_IB_QP_CREATE_SQPN_QP1	IB_QP_CREATE_RESERVED_START
280
#define MLX5_IB_QP_CREATE_WC_TEST	(IB_QP_CREATE_RESERVED_START << 1)
281

282 283 284 285 286
struct wr_list {
	u16	opcode;
	u16	next;
};

287 288
enum mlx5_ib_rq_flags {
	MLX5_IB_RQ_CVLAN_STRIPPING	= 1 << 0,
289
	MLX5_IB_RQ_PCI_WRITE_END_PADDING	= 1 << 1,
290 291
};

292
struct mlx5_ib_wq {
293
	struct mlx5_frag_buf_ctrl fbc;
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
	u64		       *wrid;
	u32		       *wr_data;
	struct wr_list	       *w_list;
	unsigned	       *wqe_head;
	u16		        unsig_count;

	/* serialize post to the work queue
	 */
	spinlock_t		lock;
	int			wqe_cnt;
	int			max_post;
	int			max_gs;
	int			offset;
	int			wqe_shift;
	unsigned		head;
	unsigned		tail;
	u16			cur_post;
311
	u16			last_poll;
312
	void			*cur_edge;
313 314
};

315 316
enum mlx5_ib_wq_flags {
	MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
317
	MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
318 319
};

320 321 322 323
#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
324
#define MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES 3
325

326 327
struct mlx5_ib_rwq {
	struct ib_wq		ibwq;
328
	struct mlx5_core_qp	core_qp;
329 330 331 332 333
	u32			rq_num_pas;
	u32			log_rq_stride;
	u32			log_rq_size;
	u32			rq_page_offset;
	u32			log_page_size;
334 335 336
	u32			log_num_strides;
	u32			two_byte_shift_en;
	u32			single_stride_log_num_of_bytes;
337 338 339 340 341 342 343 344
	struct ib_umem		*umem;
	size_t			buf_size;
	unsigned int		page_shift;
	struct mlx5_db		db;
	u32			user_index;
	u32			wqe_count;
	u32			wqe_shift;
	int			wq_sig;
345
	u32			create_flags; /* Use enum mlx5_ib_wq_flags */
346 347
};

348 349 350
struct mlx5_ib_rwq_ind_table {
	struct ib_rwq_ind_table ib_rwq_ind_tbl;
	u32			rqtn;
351
	u16			uid;
352 353
};

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
struct mlx5_ib_ubuffer {
	struct ib_umem	       *umem;
	int			buf_size;
	u64			buf_addr;
};

struct mlx5_ib_qp_base {
	struct mlx5_ib_qp	*container_mibqp;
	struct mlx5_core_qp	mqp;
	struct mlx5_ib_ubuffer	ubuffer;
};

struct mlx5_ib_qp_trans {
	struct mlx5_ib_qp_base	base;
	u16			xrcdn;
	u8			alt_port;
	u8			atomic_rd_en;
	u8			resp_depth;
};

Yishai Hadas's avatar
Yishai Hadas committed
374 375 376 377
struct mlx5_ib_rss_qp {
	u32	tirn;
};

378
struct mlx5_ib_rq {
379 380 381 382
	struct mlx5_ib_qp_base base;
	struct mlx5_ib_wq	*rq;
	struct mlx5_ib_ubuffer	ubuffer;
	struct mlx5_db		*doorbell;
383
	u32			tirn;
384
	u8			state;
385
	u32			flags;
386 387 388 389 390 391 392
};

struct mlx5_ib_sq {
	struct mlx5_ib_qp_base base;
	struct mlx5_ib_wq	*sq;
	struct mlx5_ib_ubuffer  ubuffer;
	struct mlx5_db		*doorbell;
393
	struct mlx5_flow_handle	*flow_rule;
394 395
	u32			tisn;
	u8			state;
396 397 398
};

struct mlx5_ib_raw_packet_qp {
399
	struct mlx5_ib_sq sq;
400 401 402
	struct mlx5_ib_rq rq;
};

403 404 405 406 407 408
struct mlx5_bf {
	int			buf_size;
	unsigned long		offset;
	struct mlx5_sq_bfreg   *bfreg;
};

409 410 411 412 413
struct mlx5_ib_dct {
	struct mlx5_core_dct    mdct;
	u32                     *in;
};

414 415
struct mlx5_ib_qp {
	struct ib_qp		ibqp;
416
	union {
417 418
		struct mlx5_ib_qp_trans trans_qp;
		struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas's avatar
Yishai Hadas committed
419
		struct mlx5_ib_rss_qp rss_qp;
420
		struct mlx5_ib_dct dct;
421
	};
422
	struct mlx5_frag_buf	buf;
423 424 425 426 427

	struct mlx5_db		db;
	struct mlx5_ib_wq	rq;

	u8			sq_signal_bits;
428
	u8			next_fence;
429 430 431 432 433
	struct mlx5_ib_wq	sq;

	/* serialize qp state modifications
	 */
	struct mutex		mutex;
434
	/* cached variant of create_flags from struct ib_qp_init_attr */
435 436 437 438
	u32			flags;
	u8			port;
	u8			state;
	int			max_inline_data;
439
	struct mlx5_bf	        bf;
440 441
	u8			has_rq:1;
	u8			is_rss:1;
442 443 444 445

	/* only for user space QPs. For kernel
	 * we have it from the bf object
	 */
446
	int			bfregn;
447

448 449 450
	struct list_head	qps_list;
	struct list_head	cq_recv_list;
	struct list_head	cq_send_list;
451
	struct mlx5_rate_limit	rl;
452
	u32                     underlay_qpn;
453
	u32			flags_en;
454 455 456 457 458 459
	/*
	 * IB/core doesn't store low-level QP types, so
	 * store both MLX and IBTA types in the field below.
	 * IB_QPT_DRIVER will be break to DCI/DCT subtypes.
	 */
	enum ib_qp_type		type;
460 461 462 463
	/* A flag to indicate if there's a new counter is configured
	 * but not take effective
	 */
	u32                     counter_pending;
464
	u16			gsi_lag_port;
465 466 467
};

struct mlx5_ib_cq_buf {
468
	struct mlx5_frag_buf_ctrl fbc;
469
	struct mlx5_frag_buf    frag_buf;
470 471
	struct ib_umem		*umem;
	int			cqe_size;
472
	int			nent;
473 474
};

475
struct mlx5_umr_wr {
476
	struct ib_send_wr		wr;
477 478
	u64				virt_addr;
	u64				offset;
479 480
	struct ib_pd		       *pd;
	unsigned int			page_shift;
481
	unsigned int			xlt_size;
482
	u64				length;
483 484
	int				access_flags;
	u32				mkey;
485
	u8				ignore_free_state:1;
486 487
};

488
static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
489 490 491 492
{
	return container_of(wr, struct mlx5_umr_wr, wr);
}

493 494 495 496 497
struct mlx5_shared_mr_info {
	int mr_id;
	struct ib_umem		*umem;
};

498 499 500 501
enum mlx5_ib_cq_pr_flags {
	MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD	= 1 << 0,
};

502 503 504 505 506 507 508 509 510 511 512 513 514
struct mlx5_ib_cq {
	struct ib_cq		ibcq;
	struct mlx5_core_cq	mcq;
	struct mlx5_ib_cq_buf	buf;
	struct mlx5_db		db;

	/* serialize access to the CQ
	 */
	spinlock_t		lock;

	/* protect resize cq
	 */
	struct mutex		resize_mutex;
515
	struct mlx5_ib_cq_buf  *resize_buf;
516 517
	struct ib_umem	       *resize_umem;
	int			cqe_size;
518 519
	struct list_head	list_send_qp;
	struct list_head	list_recv_qp;
520
	u32			create_flags;
521 522 523
	struct list_head	wc_list;
	enum ib_cq_notify_flags notify_flags;
	struct work_struct	notify_work;
524
	u16			private_flags; /* Use mlx5_ib_cq_pr_flags */
525 526 527 528 529
};

struct mlx5_ib_wc {
	struct ib_wc wc;
	struct list_head list;
530 531 532 533 534
};

struct mlx5_ib_srq {
	struct ib_srq		ibsrq;
	struct mlx5_core_srq	msrq;
535
	struct mlx5_frag_buf	buf;
536
	struct mlx5_db		db;
537
	struct mlx5_frag_buf_ctrl fbc;
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
	u64		       *wrid;
	/* protect SRQ hanlding
	 */
	spinlock_t		lock;
	int			head;
	int			tail;
	u16			wqe_ctr;
	struct ib_umem	       *umem;
	/* serialize arming a SRQ
	 */
	struct mutex		mutex;
	int			wq_sig;
};

struct mlx5_ib_xrcd {
	struct ib_xrcd		ibxrcd;
	u32			xrcdn;
};

557 558 559 560 561
enum mlx5_ib_mtt_access_flags {
	MLX5_IB_MTT_READ  = (1 << 0),
	MLX5_IB_MTT_WRITE = (1 << 1),
};

562 563 564 565
struct mlx5_user_mmap_entry {
	struct rdma_user_mmap_entry rdma_entry;
	u8 mmap_flag;
	u64 address;
566
	u32 page_idx;
567 568
};

569 570 571
struct mlx5_ib_dm {
	struct ib_dm		ibdm;
	phys_addr_t		dev_addr;
572 573
	u32			type;
	size_t			size;
574 575 576 577 578 579
	union {
		struct {
			u32	obj_id;
		} icm_dm;
		/* other dm types specific params should be added here */
	};
580
	struct mlx5_user_mmap_entry mentry;
581 582
};

583 584
#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)

585 586 587 588 589
#define MLX5_IB_DM_MEMIC_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
					 IB_ACCESS_REMOTE_WRITE  |\
					 IB_ACCESS_REMOTE_READ   |\
					 IB_ACCESS_REMOTE_ATOMIC |\
					 IB_ZERO_BASED)
590

591 592 593 594 595
#define MLX5_IB_DM_SW_ICM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
					  IB_ACCESS_REMOTE_WRITE  |\
					  IB_ACCESS_REMOTE_READ   |\
					  IB_ZERO_BASED)

596 597 598
#define mlx5_update_odp_stats(mr, counter_name, value)		\
	atomic64_add(value, &((mr)->odp_stats.counter_name))

599 600
struct mlx5_ib_mr {
	struct ib_mr		ibmr;
601 602 603
	void			*descs;
	dma_addr_t		desc_map;
	int			ndescs;
604 605 606
	int			data_length;
	int			meta_ndescs;
	int			meta_length;
607 608
	int			max_descs;
	int			desc_size;
609
	int			access_mode;
610
	struct mlx5_core_mkey	mmkey;
611 612 613
	struct ib_umem	       *umem;
	struct mlx5_shared_mr_info	*smr_info;
	struct list_head	list;
614 615
	unsigned int		order;
	struct mlx5_cache_ent  *cache_ent;
616
	int			npages;
Eli Cohen's avatar
Eli Cohen committed
617
	struct mlx5_ib_dev     *dev;
618
	u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
619
	struct mlx5_core_sig_ctx    *sig;
620
	void			*descs_alloc;
621
	int			access_flags; /* Needed for rereg MR */
622 623

	struct mlx5_ib_mr      *parent;
624 625 626 627
	/* Needed for IB_MR_TYPE_INTEGRITY */
	struct mlx5_ib_mr      *pi_mr;
	struct mlx5_ib_mr      *klm_mr;
	struct mlx5_ib_mr      *mtt_mr;
628
	u64			data_iova;
629 630
	u64			pi_iova;

631
	/* For ODP and implicit */
632
	atomic_t		num_deferred_work;
633
	wait_queue_head_t       q_deferred_work;
634
	struct xarray		implicit_children;
635 636 637 638 639
	union {
		struct rcu_head rcu;
		struct list_head elm;
		struct work_struct work;
	} odp_destroy;
640
	struct ib_odp_counters	odp_stats;
641
	bool			is_odp_implicit;
642 643

	struct mlx5_async_work  cb_work;
644 645
};

646 647 648 649 650 651
static inline bool is_odp_mr(struct mlx5_ib_mr *mr)
{
	return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem &&
	       mr->umem->is_odp;
}

652 653 654
struct mlx5_ib_mw {
	struct ib_mw		ibmw;
	struct mlx5_core_mkey	mmkey;
655
	int			ndescs;
656 657
};

658 659 660 661 662
struct mlx5_ib_devx_mr {
	struct mlx5_core_mkey	mmkey;
	int			ndescs;
};

663
struct mlx5_ib_umr_context {
664
	struct ib_cqe		cqe;
665 666 667 668
	enum ib_wc_status	status;
	struct completion	done;
};

669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
struct umr_common {
	struct ib_pd	*pd;
	struct ib_cq	*cq;
	struct ib_qp	*qp;
	/* control access to UMR QP
	 */
	struct semaphore	sem;
};

struct mlx5_cache_ent {
	struct list_head	head;
	/* sync access to the cahce entry
	 */
	spinlock_t		lock;


	char                    name[4];
	u32                     order;
687 688 689 690
	u32			xlt;
	u32			access_mode;
	u32			page;

691
	u8 disabled:1;
692
	u8 fill_to_high_water:1;
693

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
	/*
	 * - available_mrs is the length of list head, ie the number of MRs
	 *   available for immediate allocation.
	 * - total_mrs is available_mrs plus all in use MRs that could be
	 *   returned to the cache.
	 * - limit is the low water mark for available_mrs, 2* limit is the
	 *   upper water mark.
	 * - pending is the number of MRs currently being created
	 */
	u32 total_mrs;
	u32 available_mrs;
	u32 limit;
	u32 pending;

	/* Statistics */
709 710 711 712 713 714 715 716 717 718 719 720 721 722
	u32                     miss;

	struct mlx5_ib_dev     *dev;
	struct work_struct	work;
	struct delayed_work	dwork;
};

struct mlx5_mr_cache {
	struct workqueue_struct *wq;
	struct mlx5_cache_ent	ent[MAX_MR_CACHE_ENTRIES];
	struct dentry		*root;
	unsigned long		last_add;
};

Haggai Eran's avatar
Haggai Eran committed
723 724 725
struct mlx5_ib_gsi_qp;

struct mlx5_ib_port_resources {
726
	struct mlx5_ib_resources *devr;
Haggai Eran's avatar
Haggai Eran committed
727
	struct mlx5_ib_gsi_qp *gsi;
728
	struct work_struct pkey_change_work;
Haggai Eran's avatar
Haggai Eran committed
729 730
};

731 732
struct mlx5_ib_resources {
	struct ib_cq	*c0;
733 734
	u32 xrcdn0;
	u32 xrcdn1;
735 736
	struct ib_pd	*p0;
	struct ib_srq	*s0;
737
	struct ib_srq	*s1;
Haggai Eran's avatar
Haggai Eran committed
738 739 740
	struct mlx5_ib_port_resources ports[2];
	/* Protects changes to the port resources */
	struct mutex	mutex;
741 742
};

743
struct mlx5_ib_counters {
744 745
	const char **names;
	size_t *offsets;
746 747
	u32 num_q_counters;
	u32 num_cong_counters;
748
	u32 num_ext_ppcnt_counters;
749 750 751
	u16 set_id;
};

752 753 754 755 756 757 758 759
struct mlx5_ib_multiport_info;

struct mlx5_ib_multiport {
	struct mlx5_ib_multiport_info *mpi;
	/* To be held when accessing the multiport info */
	spinlock_t mpi_lock;
};

760 761 762 763 764 765 766
struct mlx5_roce {
	/* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
	 * netdev pointer
	 */
	rwlock_t		netdev_lock;
	struct net_device	*netdev;
	struct notifier_block	nb;
767
	atomic_t		tx_port_affinity;
768
	enum ib_port_state last_port_state;
769 770
	struct mlx5_ib_dev	*dev;
	u8			native_port_num;
771 772
};

773 774 775 776 777
struct mlx5_ib_port {
	struct mlx5_ib_counters cnts;
	struct mlx5_ib_multiport mp;
	struct mlx5_ib_dbg_cc_params *dbg_cc_params;
	struct mlx5_roce roce;
778
	struct mlx5_eswitch_rep		*rep;
779 780
};

781 782 783 784
struct mlx5_ib_dbg_param {
	int			offset;
	struct mlx5_ib_dev	*dev;
	struct dentry		*dentry;
785
	u8			port_num;
786 787 788 789 790 791 792 793 794
};

enum mlx5_ib_dbg_cc_types {
	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
	MLX5_IB_DBG_CC_RP_TIME_RESET,
	MLX5_IB_DBG_CC_RP_BYTE_RESET,
	MLX5_IB_DBG_CC_RP_THRESHOLD,
	MLX5_IB_DBG_CC_RP_AI_RATE,
795
	MLX5_IB_DBG_CC_RP_MAX_RATE,
796 797 798 799 800 801 802 803 804
	MLX5_IB_DBG_CC_RP_HAI_RATE,
	MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
	MLX5_IB_DBG_CC_RP_MIN_RATE,
	MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
	MLX5_IB_DBG_CC_RP_DCE_TCP_G,
	MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
	MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
	MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
	MLX5_IB_DBG_CC_RP_GD,
805
	MLX5_IB_DBG_CC_NP_MIN_TIME_BETWEEN_CNPS,
806 807 808 809 810 811 812 813 814 815 816
	MLX5_IB_DBG_CC_NP_CNP_DSCP,
	MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
	MLX5_IB_DBG_CC_NP_CNP_PRIO,
	MLX5_IB_DBG_CC_MAX,
};

struct mlx5_ib_dbg_cc_params {
	struct dentry			*root;
	struct mlx5_ib_dbg_param	params[MLX5_IB_DBG_CC_MAX];
};

817 818 819 820 821 822 823 824 825 826 827
enum {
	MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
};

struct mlx5_ib_delay_drop {
	struct mlx5_ib_dev     *dev;
	struct work_struct	delay_drop_work;
	/* serialize setting of delay drop */
	struct mutex		lock;
	u32			timeout;
	bool			activate;
828 829
	atomic_t		events_cnt;
	atomic_t		rqs_cnt;
830
	struct dentry		*dir_debugfs;
831 832
};

833 834
enum mlx5_ib_stages {
	MLX5_IB_STAGE_INIT,
835
	MLX5_IB_STAGE_FLOW_DB,
836
	MLX5_IB_STAGE_CAPS,
837
	MLX5_IB_STAGE_NON_DEFAULT_CB,
838
	MLX5_IB_STAGE_ROCE,
839
	MLX5_IB_STAGE_QP,
840
	MLX5_IB_STAGE_SRQ,
841
	MLX5_IB_STAGE_DEVICE_RESOURCES,
842
	MLX5_IB_STAGE_DEVICE_NOTIFIER,
843 844 845 846 847
	MLX5_IB_STAGE_ODP,
	MLX5_IB_STAGE_COUNTERS,
	MLX5_IB_STAGE_CONG_DEBUGFS,
	MLX5_IB_STAGE_UAR,
	MLX5_IB_STAGE_BFREG,
848
	MLX5_IB_STAGE_PRE_IB_REG_UMR,
849
	MLX5_IB_STAGE_WHITELIST_UID,
850
	MLX5_IB_STAGE_IB_REG,
851
	MLX5_IB_STAGE_POST_IB_REG_UMR,
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
	MLX5_IB_STAGE_DELAY_DROP,
	MLX5_IB_STAGE_CLASS_ATTR,
	MLX5_IB_STAGE_MAX,
};

struct mlx5_ib_stage {
	int (*init)(struct mlx5_ib_dev *dev);
	void (*cleanup)(struct mlx5_ib_dev *dev);
};

#define STAGE_CREATE(_stage, _init, _cleanup) \
	.stage[_stage] = {.init = _init, .cleanup = _cleanup}

struct mlx5_ib_profile {
	struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
};

869 870 871 872
struct mlx5_ib_multiport_info {
	struct list_head list;
	struct mlx5_ib_dev *ibdev;
	struct mlx5_core_dev *mdev;
873
	struct notifier_block mdev_events;
874 875 876 877 878 879 880
	struct completion unref_comp;
	u64 sys_image_guid;
	u32 mdev_refcnt;
	bool is_master;
	bool unaffiliate;
};

881 882 883 884 885 886 887
struct mlx5_ib_flow_action {
	struct ib_flow_action		ib_action;
	union {
		struct {
			u64			    ib_flags;
			struct mlx5_accel_esp_xfrm *ctx;
		} esp_aes_gcm;
888 889 890
		struct {
			struct mlx5_ib_dev *dev;
			u32 sub_type;
891 892 893 894
			union {
				struct mlx5_modify_hdr *modify_hdr;
				struct mlx5_pkt_reformat *pkt_reformat;
			};
895
		} flow_action_raw;
896 897 898
	};
};

899
struct mlx5_dm {
900
	struct mlx5_core_dev *dev;
901 902 903 904 905
	/* This lock is used to protect the access to the shared
	 * allocation map when concurrent requests by different
	 * processes are handled.
	 */
	spinlock_t lock;
906 907 908
	DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
};

909 910 911 912 913 914
struct mlx5_read_counters_attr {
	struct mlx5_fc *hw_cntrs_hndl;
	u64 *out;
	u32 flags;
};

915 916 917 918
enum mlx5_ib_counters_type {
	MLX5_IB_COUNTERS_FLOW,
};

919 920
struct mlx5_ib_mcounters {
	struct ib_counters ibcntrs;
921
	enum mlx5_ib_counters_type type;
922 923 924 925 926 927
	/* number of counters supported for this counters type */
	u32 counters_num;
	struct mlx5_fc *hw_cntrs_hndl;
	/* read function for this counters type */
	int (*read_counters)(struct ib_device *ibdev,
			     struct mlx5_read_counters_attr *read_attr);
928 929 930 931 932 933 934 935
	/* max index set as part of create_flow */
	u32 cntrs_max_index;
	/* number of counters data entries (<description,index> pair) */
	u32 ncounters;
	/* counters data array for descriptions and indexes */
	struct mlx5_ib_flow_counters_desc *counters_data;
	/* protects access to mcounters internal data */
	struct mutex mcntrs_mutex;
936 937 938 939 940 941 942 943
};

static inline struct mlx5_ib_mcounters *
to_mcounters(struct ib_counters *ibcntrs)
{
	return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
}

944 945 946
int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
			   bool is_egress,
			   struct mlx5_flow_act *action);
947 948 949 950
struct mlx5_ib_lb_state {
	/* protect the user_td */
	struct mutex		mutex;
	u32			user_td;
951 952
	int			qps;
	bool			enabled;
953 954
};

955
struct mlx5_ib_pf_eq {
956
	struct notifier_block irq_nb;
957 958 959 960 961 962 963 964
	struct mlx5_ib_dev *dev;
	struct mlx5_eq *core;
	struct work_struct work;
	spinlock_t lock; /* Pagefaults spinlock */
	struct workqueue_struct *wq;
	mempool_t *pool;
};

965 966 967 968 969 970 971
struct mlx5_devx_event_table {
	struct mlx5_nb devx_nb;
	/* serialize updating the event_xa */
	struct mutex event_xa_lock;
	struct xarray event_xa;
};

972 973 974 975 976 977 978 979 980
struct mlx5_var_table {
	/* serialize updating the bitmap */
	struct mutex bitmap_lock;
	unsigned long *bitmap;
	u64 hw_start_addr;
	u32 stride_size;
	u64 num_var_hw_entries;
};

981 982
struct mlx5_ib_dev {
	struct ib_device		ib_dev;
983
	struct mlx5_core_dev		*mdev;
984
	struct notifier_block		mdev_events;
985 986 987 988
	int				num_ports;
	/* serialize update of capability mask
	 */
	struct mutex			cap_mask_mutex;
989 990 991
	u8				ib_active:1;
	u8				is_rep:1;
	u8				lag_active:1;
992
	u8				wc_support:1;
993
	u8				fill_delay;
994 995 996 997
	struct umr_common		umrc;
	/* sync used page count stats
	 */
	struct mlx5_ib_resources	devr;
998

999
	atomic_t			mkey_var;
1000
	struct mlx5_mr_cache		cache;
Eli Cohen's avatar
Eli Cohen committed
1001
	struct timer_list		delay_timer;
1002 1003
	/* Prevents soft lock on massive reg MRs */
	struct mutex			slow_path_mutex;
1004
	struct ib_odp_caps	odp_caps;
1005
	u64			odp_max_size;
1006 1007
	struct mlx5_ib_pf_eq	odp_pf_eq;

1008 1009 1010 1011
	/*
	 * Sleepable RCU that prevents destruction of MRs while they are still
	 * being used by a page fault handler.
	 */
1012 1013 1014
	struct srcu_struct      odp_srcu;
	struct xarray		odp_mkeys;

1015
	u32			null_mkey;
1016
	struct mlx5_ib_flow_db	*flow_db;
1017 1018 1019
	/* protect resources needed as part of reset flow */
	spinlock_t		reset_flow_resource_lock;
	struct list_head	qp_list;
1020 1021
	/* Array with num_ports elements */
	struct mlx5_ib_port	*port;
1022
	struct mlx5_sq_bfreg	bfreg;
1023
	struct mlx5_sq_bfreg	wc_bfreg;
1024
	struct mlx5_sq_bfreg	fp_bfreg;
1025
	struct mlx5_ib_delay_drop	delay_drop;
1026
	const struct mlx5_ib_profile	*profile;
1027

1028
	struct mlx5_ib_lb_state		lb;
1029
	u8			umr_fence;
1030 1031
	struct list_head	ib_dev_list;
	u64			sys_image_guid;
1032
	struct mlx5_dm		dm;
1033
	u16			devx_whitelist_uid;
1034
	struct mlx5_srq_table   srq_table;
1035
	struct mlx5_qp_table    qp_table;
1036
	struct mlx5_async_ctx   async_ctx;
1037
	struct mlx5_devx_event_table devx_event_table;
1038
	struct mlx5_var_table var_table;
1039 1040

	struct xarray sig_mrs;
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
};

static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
{
	return container_of(mcq, struct mlx5_ib_cq, mcq);
}

static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
{
	return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
}

static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
{
	return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
}

1058 1059 1060 1061 1062 1063 1064 1065
static inline struct mlx5_ib_dev *mlx5_udata_to_mdev(struct ib_udata *udata)
{
	struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);

	return to_mdev(context->ibucontext.device);
}

1066 1067 1068 1069 1070 1071 1072
static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
{
	return container_of(ibcq, struct mlx5_ib_cq, ibcq);
}

static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
{
1073
	return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
1074 1075
}

1076 1077 1078 1079 1080
static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
{
	return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
}

1081
static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
1082
{
1083
	return container_of(mmkey, struct mlx5_ib_mr, mmkey);
1084 1085
}

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
{
	return container_of(ibpd, struct mlx5_ib_pd, ibpd);
}

static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
{
	return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
}

static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
{
	return container_of(ibqp, struct mlx5_ib_qp, ibqp);
}

1101 1102 1103 1104 1105
static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
{
	return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
}

1106 1107 1108 1109 1110
static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
{
	return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
}

1111 1112 1113 1114 1115
static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
{
	return container_of(msrq, struct mlx5_ib_srq, msrq);
}

1116 1117 1118 1119 1120
static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
{
	return container_of(ibdm, struct mlx5_ib_dm, ibdm);
}

1121 1122 1123 1124 1125
static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
{
	return container_of(ibmr, struct mlx5_ib_mr, ibmr);
}

1126 1127 1128 1129 1130
static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
{
	return container_of(ibmw, struct mlx5_ib_mw, ibmw);
}

1131 1132 1133 1134 1135 1136
static inline struct mlx5_ib_flow_action *
to_mflow_act(struct ib_flow_action *ibact)
{
	return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
}

1137 1138 1139 1140 1141 1142 1143
static inline struct mlx5_user_mmap_entry *
to_mmmap(struct rdma_user_mmap_entry *rdma_entry)
{
	return container_of(rdma_entry,
		struct mlx5_user_mmap_entry, rdma_entry);
}

1144 1145
int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context,
			struct ib_udata *udata, unsigned long virt,
1146 1147 1148 1149 1150
			struct mlx5_db *db);
void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1151
int mlx5_ib_create_ah(struct ib_ah *ah, struct rdma_ah_init_attr *init_attr,
1152
		      struct ib_udata *udata);
1153
int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
1154
void mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags);
1155 1156
int mlx5_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
		       struct ib_udata *udata);
1157 1158 1159
int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
		       enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1160
void mlx5_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
1161 1162
int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
			  const struct ib_recv_wr **bad_wr);
1163 1164
int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1165 1166 1167 1168 1169 1170 1171
struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
				struct ib_qp_init_attr *init_attr,
				struct ib_udata *udata);
int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
		      int attr_mask, struct ib_udata *udata);
int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
		     struct ib_qp_init_attr *qp_init_attr);
1172
int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
1173 1174
void mlx5_ib_drain_sq(struct ib_qp *qp);
void mlx5_ib_drain_rq(struct ib_qp *qp);
1175 1176 1177 1178 1179 1180
int mlx5_ib_read_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			size_t buflen, size_t *bc);
int mlx5_ib_read_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			size_t buflen, size_t *bc);
int mlx5_ib_read_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index, void *buffer,
			 size_t buflen, size_t *bc);
1181 1182
int mlx5_ib_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
		      struct ib_udata *udata);
1183
void mlx5_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
1184 1185 1186 1187 1188 1189 1190 1191
int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
				  u64 virt_addr, int access_flags,
				  struct ib_udata *udata);
1192 1193 1194 1195 1196 1197
int mlx5_ib_advise_mr(struct ib_pd *pd,
		      enum ib_uverbs_advise_mr_advice advice,
		      u32 flags,
		      struct ib_sge *sg_list,
		      u32 num_sge,
		      struct uverbs_attr_bundle *attrs);
1198 1199 1200
struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
			       struct ib_udata *udata);
int mlx5_ib_dealloc_mw(struct ib_mw *mw);
1201 1202
int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
		       int page_shift, int flags);
1203
struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1204
					     struct ib_udata *udata,
1205 1206
					     int access_flags);
void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
1207
void mlx5_ib_fence_odp_mr(struct mlx5_ib_mr *mr);
1208 1209 1210
int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
			  u64 length, u64 virt_addr, int access_flags,
			  struct ib_pd *pd, struct ib_udata *udata);
1211 1212
int mlx5_ib_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1213
			       u32 max_num_sg);
1214 1215 1216
struct ib_mr *mlx5_ib_alloc_mr_integrity(struct ib_pd *pd,
					 u32 max_num_sg,
					 u32 max_num_meta_sg);
1217
int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1218
		      unsigned int *sg_offset);
1219 1220 1221 1222
int mlx5_ib_map_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
			 int data_sg_nents, unsigned int *data_sg_offset,
			 struct scatterlist *meta_sg, int meta_sg_nents,
			 unsigned int *meta_sg_offset);
1223
int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
1224
			const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1225 1226
			const struct ib_mad *in, struct ib_mad *out,
			size_t *out_mad_size, u16 *out_mad_pkey_index);
1227 1228
int mlx5_ib_alloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
void mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
1229 1230
int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
					  struct ib_smp *out_mad);
int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
					 __be64 *sys_image_guid);
int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
				 u16 *max_pkeys);
int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
				 u32 *vendor_id);
int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
			    u16 *pkey);
int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
			    union ib_gid *gid);
int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
			    struct ib_port_attr *props);
1247 1248
int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
		       struct ib_port_attr *props);
1249 1250 1251
void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
			unsigned long max_page_shift,
			int *count, int *shift,
1252
			int *ncont, int *order);
1253 1254 1255
void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
			    int page_shift, size_t offset, size_t num_pages,
			    __be64 *pas, int access_flags);
1256
void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1257
			  int page_shift, __be64 *pas, int access_flags);
1258
void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1259
int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
1260 1261
int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
1262

1263 1264
struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev,
				       unsigned int entry);
1265
void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
1266 1267
int mlx5_mr_cache_invalidate(struct mlx5_ib_mr *mr);

1268 1269
int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
			    struct ib_mr_status *mr_status);
1270 1271 1272
struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
				struct ib_wq_init_attr *init_attr,
				struct ib_udata *udata);
1273
void mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
1274 1275
int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
		      u32 wq_attr_mask, struct ib_udata *udata);
1276 1277 1278 1279
struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
						      struct ib_rwq_ind_table_init_attr *init_attr,
						      struct ib_udata *udata);
int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
1280 1281 1282 1283
struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
			       struct ib_ucontext *context,
			       struct ib_dm_alloc_attr *attr,
			       struct uverbs_attr_bundle *attrs);
1284
int mlx5_ib_dealloc_dm(struct ib_dm *ibdm, struct uverbs_attr_bundle *attrs);
1285 1286 1287
struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
				struct ib_dm_mr_attr *attr,
				struct uverbs_attr_bundle *attrs);
1288

1289
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1290
void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
1291
int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
1292
void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
1293 1294
int __init mlx5_ib_odp_init(void);
void mlx5_ib_odp_cleanup(void);
1295
void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1296 1297
void mlx5_odp_populate_xlt(void *xlt, size_t idx, size_t nentries,
			   struct mlx5_ib_mr *mr, int flags);
1298 1299 1300 1301

int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
			       enum ib_uverbs_advise_mr_advice advice,
			       u32 flags, struct ib_sge *sg_list, u32 num_sge);
1302
#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1303
static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
1304
{
1305
	return;
1306
}
1307 1308

static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
1309
static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
1310
static inline int mlx5_ib_odp_init(void) { return 0; }
1311 1312
static inline void mlx5_ib_odp_cleanup(void)				    {}
static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1313 1314
static inline void mlx5_odp_populate_xlt(void *xlt, size_t idx, size_t nentries,
					 struct mlx5_ib_mr *mr, int flags) {}
1315

1316 1317 1318 1319
static inline int
mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
			   enum ib_uverbs_advise_mr_advice advice, u32 flags,
			   struct ib_sge *sg_list, u32 num_sge)
1320 1321 1322
{
	return -EOPNOTSUPP;
}
1323 1324
#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */

1325 1326
extern const struct mmu_interval_notifier_ops mlx5_mn_ops;

1327 1328 1329 1330 1331 1332 1333
/* Needed for rep profile */
void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
		      const struct mlx5_ib_profile *profile,
		      int stage);
void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
		    const struct mlx5_ib_profile *profile);

1334 1335 1336 1337 1338 1339
int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
			  u8 port, struct ifla_vf_info *info);
int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
			      u8 port, int state);
int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
			 u8 port, struct ifla_vf_stats *stats);
1340 1341 1342
int mlx5_ib_get_vf_guid(struct ib_device *device, int vf, u8 port,
			struct ifla_vf_guid *node_guid,
			struct ifla_vf_guid *port_guid);
1343 1344 1345
int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
			u64 guid, int type);

1346 1347
__be16 mlx5_get_roce_udp_sport_min(const struct mlx5_ib_dev *dev,
				   const struct ib_gid_attr *attr);
1348

1349
void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1350
void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1351

Haggai Eran's avatar
Haggai Eran committed
1352 1353 1354 1355 1356 1357 1358 1359 1360
/* GSI QP helper functions */
struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
				    struct ib_qp_init_attr *init_attr);
int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
			  int attr_mask);
int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
			 int qp_attr_mask,
			 struct ib_qp_init_attr *qp_init_attr);
1361 1362 1363 1364
int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
			  const struct ib_send_wr **bad_wr);
int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
			  const struct ib_recv_wr **bad_wr);
1365
void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Eran's avatar
Haggai Eran committed
1366

1367 1368
int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);

1369 1370
void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
			int bfregn);
1371 1372 1373 1374 1375 1376
struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
						   u8 ib_port_num,
						   u8 *native_port_num);
void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
				  u8 port_num);
1377
int mlx5_ib_fill_res_mr_entry(struct sk_buff *msg, struct ib_mr *ib_mr);
1378
int mlx5_ib_fill_res_mr_entry_raw(struct sk_buff *msg, struct ib_mr *ib_mr);
1379
int mlx5_ib_fill_res_qp_entry_raw(struct sk_buff *msg, struct ib_qp *ibqp);
1380
int mlx5_ib_fill_res_cq_entry_raw(struct sk_buff *msg, struct ib_cq *ibcq);
1381
int mlx5_ib_fill_stat_mr_entry(struct sk_buff *msg, struct ib_mr *ib_mr);
1382

1383 1384
extern const struct uapi_definition mlx5_ib_devx_defs[];
extern const struct uapi_definition mlx5_ib_flow_defs[];
1385
extern const struct uapi_definition mlx5_ib_qos_defs[];
1386 1387
extern const struct uapi_definition mlx5_ib_std_types_defs[];

1388

Yishai Hadas's avatar
Yishai Hadas committed
1389
#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
1390
int mlx5_ib_devx_create(struct mlx5_ib_dev *dev, bool is_user);
1391
void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid);
1392 1393
void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev);
void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev);
1394 1395
struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
	struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
1396
	struct mlx5_flow_context *flow_context,
1397 1398
	struct mlx5_flow_act *flow_act, u32 counter_id,
	void *cmd_in, int inlen, int dest_id, int dest_type);
1399
bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
1400
bool mlx5_ib_devx_is_flow_counter(void *obj, u32 offset, u32 *counter_id);
1401
void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
Yishai Hadas's avatar
Yishai Hadas committed
1402 1403
#else
static inline int
1404 1405
mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
			   bool is_user) { return -EOPNOTSUPP; }
1406
static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {}
1407 1408
static inline void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev) {}
static inline void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev) {}
1409 1410 1411 1412 1413
static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
					     int *dest_type)
{
	return false;
}
1414 1415 1416 1417 1418
static inline void
mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
{
	return;
};
Yishai Hadas's avatar
Yishai Hadas committed
1419
#endif
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
static inline void init_query_mad(struct ib_smp *mad)
{
	mad->base_version  = 1;
	mad->mgmt_class    = IB_MGMT_CLASS_SUBN_LID_ROUTED;
	mad->class_version = 1;
	mad->method	   = IB_MGMT_METHOD_GET;
}

static inline u8 convert_access(int acc)
{
	return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC       : 0) |
	       (acc & IB_ACCESS_REMOTE_WRITE  ? MLX5_PERM_REMOTE_WRITE : 0) |
	       (acc & IB_ACCESS_REMOTE_READ   ? MLX5_PERM_REMOTE_READ  : 0) |
	       (acc & IB_ACCESS_LOCAL_WRITE   ? MLX5_PERM_LOCAL_WRITE  : 0) |
	       MLX5_PERM_LOCAL_READ;
}

1437 1438
static inline int is_qp1(enum ib_qp_type qp_type)
{
Haggai Eran's avatar
Haggai Eran committed
1439
	return qp_type == MLX5_IB_QPT_HW_GSI;
1440 1441
}

1442 1443 1444
#define MLX5_MAX_UMR_SHIFT 16
#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)

1445 1446 1447 1448 1449 1450
static inline u32 check_cq_create_flags(u32 flags)
{
	/*
	 * It returns non-zero value for unsupported CQ
	 * create flags, otherwise it returns zero.
	 */
1451 1452
	return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
			  IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
1453
}
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468

static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
				     u32 *user_index)
{
	if (cqe_version) {
		if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
		    (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
			return -EINVAL;
		*user_index = cmd_uidx;
	} else {
		*user_index = MLX5_IB_DEFAULT_UIDX;
	}

	return 0;
}
1469 1470 1471 1472 1473 1474 1475 1476

static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
				    struct mlx5_ib_create_qp *ucmd,
				    int inlen,
				    u32 *user_index)
{
	u8 cqe_version = ucontext->cqe_version;

1477 1478
	if ((offsetofend(typeof(*ucmd), uidx) <= inlen) && !cqe_version &&
	    (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1479 1480
		return 0;

1481
	if ((offsetofend(typeof(*ucmd), uidx) <= inlen) != !!cqe_version)
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
		return -EINVAL;

	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
}

static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
				     struct mlx5_ib_create_srq *ucmd,
				     int inlen,
				     u32 *user_index)
{
	u8 cqe_version = ucontext->cqe_version;

1494 1495
	if ((offsetofend(typeof(*ucmd), uidx) <= inlen) && !cqe_version &&
	    (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1496 1497
		return 0;

1498
	if ((offsetofend(typeof(*ucmd), uidx) <= inlen) != !!cqe_version)
1499 1500 1501 1502
		return -EINVAL;

	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
}
1503 1504 1505 1506 1507 1508 1509

static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
{
	return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
				MLX5_UARS_IN_PAGE : 1;
}

1510 1511
static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
				      struct mlx5_bfreg_info *bfregi)
1512
{
1513
	return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
1514 1515
}

1516 1517 1518
unsigned long mlx5_ib_get_xlt_emergency_page(void);
void mlx5_ib_put_xlt_emergency_page(void);

1519
int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
1520
			struct mlx5_bfreg_info *bfregi, u32 bfregn,
1521
			bool dyn_bfreg);
1522 1523

int mlx5_ib_qp_set_counter(struct ib_qp *qp, struct rdma_counter *counter);
1524
u16 mlx5_ib_get_counters_id(struct mlx5_ib_dev *dev, u8 port_num);
1525 1526

static inline bool mlx5_ib_can_use_umr(struct mlx5_ib_dev *dev,
1527
				       bool do_modify_atomic, int access_flags)
1528 1529 1530 1531 1532 1533 1534 1535 1536
{
	if (MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled))
		return false;

	if (do_modify_atomic &&
	    MLX5_CAP_GEN(dev->mdev, atomic) &&
	    MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled))
		return false;

1537 1538 1539
	if (access_flags & IB_ACCESS_RELAXED_ORDERING &&
	    (MLX5_CAP_GEN(dev->mdev, relaxed_ordering_write) ||
	     MLX5_CAP_GEN(dev->mdev, relaxed_ordering_read)))
1540 1541
		return false;

1542 1543
	return true;
}
1544 1545 1546

int mlx5_ib_enable_driver(struct ib_device *dev);
int mlx5_ib_test_wc(struct mlx5_ib_dev *dev);
1547 1548 1549 1550 1551 1552 1553

static inline bool mlx5_ib_lag_should_assign_affinity(struct mlx5_ib_dev *dev)
{
	return dev->lag_active ||
		(MLX5_CAP_GEN(dev->mdev, num_lag_ports) > 1 &&
		 MLX5_CAP_GEN(dev->mdev, lag_tx_port_affinity));
}
1554
#endif /* MLX5_IB_H */