dwc3-pci.c 11.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7 8 9 10 11
/**
 * dwc3-pci.c - PCI Specific glue layer
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 */

#include <linux/kernel.h>
12
#include <linux/module.h>
13 14
#include <linux/slab.h>
#include <linux/pci.h>
15
#include <linux/workqueue.h>
16
#include <linux/pm_runtime.h>
17
#include <linux/platform_device.h>
18
#include <linux/gpio/consumer.h>
19
#include <linux/gpio/machine.h>
20
#include <linux/acpi.h>
21
#include <linux/delay.h>
22

23 24 25 26 27
#define PCI_DEVICE_ID_INTEL_BYT			0x0f37
#define PCI_DEVICE_ID_INTEL_MRFLD		0x119e
#define PCI_DEVICE_ID_INTEL_BSW			0x22b7
#define PCI_DEVICE_ID_INTEL_SPTLP		0x9d30
#define PCI_DEVICE_ID_INTEL_SPTH		0xa130
28
#define PCI_DEVICE_ID_INTEL_BXT			0x0aaa
29
#define PCI_DEVICE_ID_INTEL_BXT_M		0x1aaa
30
#define PCI_DEVICE_ID_INTEL_APL			0x5aaa
31
#define PCI_DEVICE_ID_INTEL_KBP			0xa2b0
32 33
#define PCI_DEVICE_ID_INTEL_CMLLP		0x02ee
#define PCI_DEVICE_ID_INTEL_CMLH		0x06ee
34
#define PCI_DEVICE_ID_INTEL_GLK			0x31aa
35 36
#define PCI_DEVICE_ID_INTEL_CNPLP		0x9dee
#define PCI_DEVICE_ID_INTEL_CNPH		0xa36e
37
#define PCI_DEVICE_ID_INTEL_CNPV		0xa3b0
38
#define PCI_DEVICE_ID_INTEL_ICLLP		0x34ee
39
#define PCI_DEVICE_ID_INTEL_EHLLP		0x4b7e
40
#define PCI_DEVICE_ID_INTEL_TGPLP		0xa0ee
41

42
#define PCI_INTEL_BXT_DSM_GUID		"732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
43 44 45 46
#define PCI_INTEL_BXT_FUNC_PMU_PWR	4
#define PCI_INTEL_BXT_STATE_D0		0
#define PCI_INTEL_BXT_STATE_D3		3

47 48 49 50
#define GP_RWBAR			1
#define GP_RWREG1			0xa0
#define GP_RWREG1_ULPI_REFCLK_DISABLE	(1 << 17)

51 52 53 54
/**
 * struct dwc3_pci - Driver private structure
 * @dwc3: child dwc3 platform_device
 * @pci: our link to PCI bus
55
 * @guid: _DSM GUID
56
 * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
57
 * @wakeup_work: work for asynchronous resume
58 59 60 61
 */
struct dwc3_pci {
	struct platform_device *dwc3;
	struct pci_dev *pci;
62

63
	guid_t guid;
64 65

	unsigned int has_dsm_for_pm:1;
66
	struct work_struct wakeup_work;
67 68
};

69 70 71 72 73 74 75 76 77
static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
static const struct acpi_gpio_params cs_gpios = { 1, 0, false };

static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
	{ "reset-gpios", &reset_gpios, 1 },
	{ "cs-gpios", &cs_gpios, 1 },
	{ },
};

78 79 80 81 82 83 84 85 86
static struct gpiod_lookup_table platform_bytcr_gpios = {
	.dev_id		= "0000:00:16.0",
	.table		= {
		GPIO_LOOKUP("INT33FC:00", 54, "reset", GPIO_ACTIVE_HIGH),
		GPIO_LOOKUP("INT33FC:02", 14, "cs", GPIO_ACTIVE_HIGH),
		{}
	},
};

87 88 89 90 91 92
static int dwc3_byt_enable_ulpi_refclock(struct pci_dev *pci)
{
	void __iomem	*reg;
	u32		value;

	reg = pcim_iomap(pci, GP_RWBAR, 0);
93 94
	if (!reg)
		return -ENOMEM;
95 96 97 98 99 100 101 102 103 104 105 106 107 108

	value = readl(reg + GP_RWREG1);
	if (!(value & GP_RWREG1_ULPI_REFCLK_DISABLE))
		goto unmap; /* ULPI refclk already enabled */

	value &= ~GP_RWREG1_ULPI_REFCLK_DISABLE;
	writel(value, reg + GP_RWREG1);
	/* This comes from the Intel Android x86 tree w/o any explanation */
	msleep(100);
unmap:
	pcim_iounmap(pci, reg);
	return 0;
}

109 110 111 112 113 114
static const struct property_entry dwc3_pci_intel_properties[] = {
	PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
	PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
	{}
};

115 116
static const struct property_entry dwc3_pci_mrfld_properties[] = {
	PROPERTY_ENTRY_STRING("dr_mode", "otg"),
117
	PROPERTY_ENTRY_STRING("linux,extcon-name", "mrfld_bcove_pwrsrc"),
118 119 120 121
	PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
	{}
};

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
static const struct property_entry dwc3_pci_amd_properties[] = {
	PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
	PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
	PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
	PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
	PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
	PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
	PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
	PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
	PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
	PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
	PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
	/* FIXME these quirks should be removed when AMD NL tapes out */
	PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
	PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
	PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
	PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
	{}
};

142
static int dwc3_pci_quirks(struct dwc3_pci *dwc)
143
{
144 145
	struct pci_dev			*pdev = dwc->pci;

146
	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
147 148
		if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
				pdev->device == PCI_DEVICE_ID_INTEL_BXT_M) {
149
			guid_parse(PCI_INTEL_BXT_DSM_GUID, &dwc->guid);
150 151 152
			dwc->has_dsm_for_pm = true;
		}

153 154
		if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
			struct gpio_desc *gpio;
155
			int ret;
156

157 158 159 160 161
			/* On BYT the FW does not always enable the refclock */
			ret = dwc3_byt_enable_ulpi_refclock(pdev);
			if (ret)
				return ret;

162
			ret = devm_acpi_dev_add_driver_gpios(&pdev->dev,
163
					acpi_dwc3_byt_gpios);
164 165
			if (ret)
				dev_dbg(&pdev->dev, "failed to add mapping table\n");
166

167 168 169 170 171 172 173
			/*
			 * A lot of BYT devices lack ACPI resource entries for
			 * the GPIOs, add a fallback mapping to the reference
			 * design GPIOs which all boards seem to use.
			 */
			gpiod_add_lookup_table(&platform_bytcr_gpios);

174 175 176 177 178
			/*
			 * These GPIOs will turn on the USB2 PHY. Note that we have to
			 * put the gpio descriptors again here because the phy driver
			 * might want to grab them, too.
			 */
179
			gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
180 181 182
			if (IS_ERR(gpio))
				return PTR_ERR(gpio);

183
			gpiod_set_value_cansleep(gpio, 1);
184
			gpiod_put(gpio);
185

186
			gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
187 188 189 190 191
			if (IS_ERR(gpio))
				return PTR_ERR(gpio);

			if (gpio) {
				gpiod_set_value_cansleep(gpio, 1);
192
				gpiod_put(gpio);
193 194
				usleep_range(10000, 11000);
			}
195 196 197
		}
	}

198 199
	return 0;
}
200

201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
#ifdef CONFIG_PM
static void dwc3_pci_resume_work(struct work_struct *work)
{
	struct dwc3_pci *dwc = container_of(work, struct dwc3_pci, wakeup_work);
	struct platform_device *dwc3 = dwc->dwc3;
	int ret;

	ret = pm_runtime_get_sync(&dwc3->dev);
	if (ret)
		return;

	pm_runtime_mark_last_busy(&dwc3->dev);
	pm_runtime_put_sync_autosuspend(&dwc3->dev);
}
#endif

217
static int dwc3_pci_probe(struct pci_dev *pci, const struct pci_device_id *id)
218
{
219
	struct property_entry *p = (struct property_entry *)id->driver_data;
220
	struct dwc3_pci		*dwc;
221
	struct resource		res[2];
222
	int			ret;
223
	struct device		*dev = &pci->dev;
224

225
	ret = pcim_enable_device(pci);
226
	if (ret) {
227 228
		dev_err(dev, "failed to enable pci device\n");
		return -ENODEV;
229 230 231 232
	}

	pci_set_master(pci);

233 234 235 236 237 238
	dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
	if (!dwc)
		return -ENOMEM;

	dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
	if (!dwc->dwc3)
239
		return -ENOMEM;
240 241 242 243 244 245 246 247 248 249 250 251

	memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));

	res[0].start	= pci_resource_start(pci, 0);
	res[0].end	= pci_resource_end(pci, 0);
	res[0].name	= "dwc_usb3";
	res[0].flags	= IORESOURCE_MEM;

	res[1].start	= pci->irq;
	res[1].name	= "dwc_usb3";
	res[1].flags	= IORESOURCE_IRQ;

252
	ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
253
	if (ret) {
254
		dev_err(dev, "couldn't add resources to dwc3 device\n");
255
		goto err;
256 257
	}

258 259 260
	dwc->pci = pci;
	dwc->dwc3->dev.parent = dev;
	ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
261

262 263
	ret = platform_device_add_properties(dwc->dwc3, p);
	if (ret < 0)
264
		goto err;
265

266
	ret = dwc3_pci_quirks(dwc);
267 268 269
	if (ret)
		goto err;

270
	ret = platform_device_add(dwc->dwc3);
271
	if (ret) {
272
		dev_err(dev, "failed to register dwc3 device\n");
273
		goto err;
274 275
	}

276
	device_init_wakeup(dev, true);
277
	pci_set_drvdata(pci, dwc);
278
	pm_runtime_put(dev);
279 280 281
#ifdef CONFIG_PM
	INIT_WORK(&dwc->wakeup_work, dwc3_pci_resume_work);
#endif
282

283
	return 0;
284
err:
285
	platform_device_put(dwc->dwc3);
286 287 288
	return ret;
}

289
static void dwc3_pci_remove(struct pci_dev *pci)
290
{
291
	struct dwc3_pci		*dwc = pci_get_drvdata(pci);
292
	struct pci_dev		*pdev = dwc->pci;
293

294 295
	if (pdev->device == PCI_DEVICE_ID_INTEL_BYT)
		gpiod_remove_lookup_table(&platform_bytcr_gpios);
296 297 298
#ifdef CONFIG_PM
	cancel_work_sync(&dwc->wakeup_work);
#endif
299 300
	device_init_wakeup(&pci->dev, false);
	pm_runtime_get(&pci->dev);
301
	platform_device_unregister(dwc->dwc3);
302 303
}

304
static const struct pci_device_id dwc3_pci_id_table[] = {
305 306 307 308 309 310 311
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BSW),
	  (kernel_ulong_t) &dwc3_pci_intel_properties },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BYT),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MRFLD),
312
	  (kernel_ulong_t) &dwc3_pci_mrfld_properties, },
313

314 315 316
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLLP),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

317 318 319
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLH),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTLP),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTH),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT_M),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_APL),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_KBP),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_GLK),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPLP),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPH),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

347 348 349
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPV),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

350 351 352
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICLLP),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

353 354 355
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_EHLLP),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

356 357 358
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPLP),
	  (kernel_ulong_t) &dwc3_pci_intel_properties, },

359 360
	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_NL_USB),
	  (kernel_ulong_t) &dwc3_pci_amd_properties, },
361 362 363 364
	{  }	/* Terminating Entry */
};
MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);

365 366 367 368 369 370 371 372 373 374 375 376 377
#if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
{
	union acpi_object *obj;
	union acpi_object tmp;
	union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);

	if (!dwc->has_dsm_for_pm)
		return 0;

	tmp.type = ACPI_TYPE_INTEGER;
	tmp.integer.value = param;

378
	obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), &dwc->guid,
379 380 381 382 383 384 385 386 387 388 389 390
			1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
	if (!obj) {
		dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
		return -EIO;
	}

	ACPI_FREE(obj);

	return 0;
}
#endif /* CONFIG_PM || CONFIG_PM_SLEEP */

391 392 393
#ifdef CONFIG_PM
static int dwc3_pci_runtime_suspend(struct device *dev)
{
394 395
	struct dwc3_pci		*dwc = dev_get_drvdata(dev);

396
	if (device_can_wakeup(dev))
397
		return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
398 399 400 401

	return -EBUSY;
}

402 403
static int dwc3_pci_runtime_resume(struct device *dev)
{
404
	struct dwc3_pci		*dwc = dev_get_drvdata(dev);
405 406 407 408 409
	int			ret;

	ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
	if (ret)
		return ret;
410

411 412 413
	queue_work(pm_wq, &dwc->wakeup_work);

	return 0;
414
}
415
#endif /* CONFIG_PM */
416

417
#ifdef CONFIG_PM_SLEEP
418
static int dwc3_pci_suspend(struct device *dev)
419
{
420 421 422 423 424 425 426 427 428 429
	struct dwc3_pci		*dwc = dev_get_drvdata(dev);

	return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
}

static int dwc3_pci_resume(struct device *dev)
{
	struct dwc3_pci		*dwc = dev_get_drvdata(dev);

	return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
430
}
431
#endif /* CONFIG_PM_SLEEP */
432

Doug Wilson's avatar
Doug Wilson committed
433
static const struct dev_pm_ops dwc3_pci_dev_pm_ops = {
434
	SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
435
	SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
436 437 438
		NULL)
};

439
static struct pci_driver dwc3_pci_driver = {
440
	.name		= "dwc3-pci",
441 442
	.id_table	= dwc3_pci_id_table,
	.probe		= dwc3_pci_probe,
443
	.remove		= dwc3_pci_remove,
444 445 446
	.driver		= {
		.pm	= &dwc3_pci_dev_pm_ops,
	}
447 448 449
};

MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
450
MODULE_LICENSE("GPL v2");
451 452
MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");

453
module_pci_driver(dwc3_pci_driver);