intel_crt.c 29.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28
#include <linux/i2c.h>
29
#include <linux/slab.h>
30

31
#include <drm/drm_atomic_helper.h>
32 33
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
34
#include <drm/drm_probe_helper.h>
35
#include <drm/i915_drm.h>
36

37
#include "i915_drv.h"
38
#include "intel_connector.h"
39
#include "intel_crt.h"
40
#include "intel_ddi.h"
41
#include "intel_drv.h"
42
#include "intel_fifo_underrun.h"
43
#include "intel_gmbus.h"
44
#include "intel_hotplug.h"
45

46 47 48 49 50 51 52 53
/* Here's the desired hotplug mode */
#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 |		\
			   ADPA_CRT_HOTPLUG_WARMUP_10MS |		\
			   ADPA_CRT_HOTPLUG_SAMPLE_4S |			\
			   ADPA_CRT_HOTPLUG_VOLTAGE_50 |		\
			   ADPA_CRT_HOTPLUG_VOLREF_325MV |		\
			   ADPA_CRT_HOTPLUG_ENABLE)

54 55
struct intel_crt {
	struct intel_encoder base;
56 57 58
	/* DPMS state is stored in the connector, which we need in the
	 * encoder's enable/disable callbacks */
	struct intel_connector *connector;
59
	bool force_hotplug_required;
60
	i915_reg_t adpa_reg;
61 62
};

63
static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
64
{
65
	return container_of(encoder, struct intel_crt, base);
66 67
}

68
static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
69
{
70
	return intel_encoder_to_crt(intel_attached_encoder(connector));
71 72
}

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
			    i915_reg_t adpa_reg, enum pipe *pipe)
{
	u32 val;

	val = I915_READ(adpa_reg);

	/* asserts want to know the pipe even if the port is disabled */
	if (HAS_PCH_CPT(dev_priv))
		*pipe = (val & ADPA_PIPE_SEL_MASK_CPT) >> ADPA_PIPE_SEL_SHIFT_CPT;
	else
		*pipe = (val & ADPA_PIPE_SEL_MASK) >> ADPA_PIPE_SEL_SHIFT;

	return val & ADPA_DAC_ENABLE;
}

89 90
static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
				   enum pipe *pipe)
91
{
92
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
93
	struct intel_crt *crt = intel_encoder_to_crt(encoder);
94
	intel_wakeref_t wakeref;
95
	bool ret;
96

97 98 99
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
100 101
		return false;

102
	ret = intel_crt_port_enabled(dev_priv, crt->adpa_reg, pipe);
103

104
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
105 106

	return ret;
107 108
}

109
static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
110
{
111
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
	struct intel_crt *crt = intel_encoder_to_crt(encoder);
	u32 tmp, flags = 0;

	tmp = I915_READ(crt->adpa_reg);

	if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

127 128 129 130
	return flags;
}

static void intel_crt_get_config(struct intel_encoder *encoder,
131
				 struct intel_crtc_state *pipe_config)
132
{
133 134
	pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);

135
	pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
136

137
	pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
138 139
}

140
static void hsw_crt_get_config(struct intel_encoder *encoder,
141
			       struct intel_crtc_state *pipe_config)
142
{
143 144
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

145 146
	intel_ddi_get_config(encoder, pipe_config);

147
	pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
148 149 150
					      DRM_MODE_FLAG_NHSYNC |
					      DRM_MODE_FLAG_PVSYNC |
					      DRM_MODE_FLAG_NVSYNC);
151
	pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
152 153

	pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
154 155
}

156 157
/* Note: The caller is required to filter out dpms modes not supported by the
 * platform. */
158
static void intel_crt_set_dpms(struct intel_encoder *encoder,
159
			       const struct intel_crtc_state *crtc_state,
160
			       int mode)
161
{
162
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
163
	struct intel_crt *crt = intel_encoder_to_crt(encoder);
164 165
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
166 167
	u32 adpa;

168
	if (INTEL_GEN(dev_priv) >= 5)
169 170 171
		adpa = ADPA_HOTPLUG_BITS;
	else
		adpa = 0;
172

173 174 175 176 177 178
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		adpa |= ADPA_HSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		adpa |= ADPA_VSYNC_ACTIVE_HIGH;

	/* For CPT allow 3 pipe config, for others just use A or B */
179
	if (HAS_PCH_LPT(dev_priv))
180
		; /* Those bits don't exist here */
181
	else if (HAS_PCH_CPT(dev_priv))
182
		adpa |= ADPA_PIPE_SEL_CPT(crtc->pipe);
183
	else
184
		adpa |= ADPA_PIPE_SEL(crtc->pipe);
185

186
	if (!HAS_PCH_SPLIT(dev_priv))
187
		I915_WRITE(BCLRPAT(crtc->pipe), 0);
188

189
	switch (mode) {
190
	case DRM_MODE_DPMS_ON:
191
		adpa |= ADPA_DAC_ENABLE;
192 193
		break;
	case DRM_MODE_DPMS_STANDBY:
194
		adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
195 196
		break;
	case DRM_MODE_DPMS_SUSPEND:
197
		adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
198 199
		break;
	case DRM_MODE_DPMS_OFF:
200
		adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
201 202 203
		break;
	}

204
	I915_WRITE(crt->adpa_reg, adpa);
205
}
206

207
static void intel_disable_crt(struct intel_encoder *encoder,
208 209
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
210
{
211
	intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF);
212 213
}

214
static void pch_disable_crt(struct intel_encoder *encoder,
215 216
			    const struct intel_crtc_state *old_crtc_state,
			    const struct drm_connector_state *old_conn_state)
217 218 219
{
}

220
static void pch_post_disable_crt(struct intel_encoder *encoder,
221 222
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
223
{
224
	intel_disable_crt(encoder, old_crtc_state, old_conn_state);
225
}
226

227 228 229 230
static void hsw_disable_crt(struct intel_encoder *encoder,
			    const struct intel_crtc_state *old_crtc_state,
			    const struct drm_connector_state *old_conn_state)
{
231
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
232

233
	WARN_ON(!old_crtc_state->has_pch_encoder);
234 235 236 237

	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
}

238
static void hsw_post_disable_crt(struct intel_encoder *encoder,
239 240
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
241 242 243
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

244 245
	intel_ddi_disable_pipe_clock(old_crtc_state);

246 247 248 249 250 251
	pch_post_disable_crt(encoder, old_crtc_state, old_conn_state);

	lpt_disable_pch_transcoder(dev_priv);
	lpt_disable_iclkip(dev_priv);

	intel_ddi_fdi_post_disable(encoder, old_crtc_state, old_conn_state);
252 253 254 255

	WARN_ON(!old_crtc_state->has_pch_encoder);

	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
256 257
}

258
static void hsw_pre_pll_enable_crt(struct intel_encoder *encoder,
259
				   const struct intel_crtc_state *crtc_state,
260 261
				   const struct drm_connector_state *conn_state)
{
262
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
263

264
	WARN_ON(!crtc_state->has_pch_encoder);
265 266 267 268 269

	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
}

static void hsw_pre_enable_crt(struct intel_encoder *encoder,
270
			       const struct intel_crtc_state *crtc_state,
271 272
			       const struct drm_connector_state *conn_state)
{
273 274 275
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	enum pipe pipe = crtc->pipe;
276

277
	WARN_ON(!crtc_state->has_pch_encoder);
278 279

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
280

281
	dev_priv->display.fdi_link_train(crtc, crtc_state);
282 283

	intel_ddi_enable_pipe_clock(crtc_state);
284 285 286
}

static void hsw_enable_crt(struct intel_encoder *encoder,
287
			   const struct intel_crtc_state *crtc_state,
288 289
			   const struct drm_connector_state *conn_state)
{
290 291 292
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	enum pipe pipe = crtc->pipe;
293

294
	WARN_ON(!crtc_state->has_pch_encoder);
295

296
	intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
297 298 299 300 301 302 303

	intel_wait_for_vblank(dev_priv, pipe);
	intel_wait_for_vblank(dev_priv, pipe);
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
}

304
static void intel_enable_crt(struct intel_encoder *encoder,
305
			     const struct intel_crtc_state *crtc_state,
306
			     const struct drm_connector_state *conn_state)
307
{
308
	intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
309 310
}

311 312 313
static enum drm_mode_status
intel_crt_mode_valid(struct drm_connector *connector,
		     struct drm_display_mode *mode)
314
{
315
	struct drm_device *dev = connector->dev;
316 317
	struct drm_i915_private *dev_priv = to_i915(dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
318
	int max_clock;
319

320 321 322
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

323 324 325
	if (mode->clock < 25000)
		return MODE_CLOCK_LOW;

326
	if (HAS_PCH_LPT(dev_priv))
327
		max_clock = 180000;
328
	else if (IS_VALLEYVIEW(dev_priv))
329 330 331 332 333
		/*
		 * 270 MHz due to current DPLL limits,
		 * DAC limit supposedly 355 MHz.
		 */
		max_clock = 270000;
334
	else if (IS_GEN_RANGE(dev_priv, 3, 4))
335
		max_clock = 400000;
336 337
	else
		max_clock = 350000;
338 339
	if (mode->clock > max_clock)
		return MODE_CLOCK_HIGH;
340

341 342 343
	if (mode->clock > max_dotclk)
		return MODE_CLOCK_HIGH;

344
	/* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
345
	if (HAS_PCH_LPT(dev_priv) &&
346 347 348
	    (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
		return MODE_CLOCK_HIGH;

349 350 351 352
	/* HSW/BDW FDI limited to 4k */
	if (mode->hdisplay > 4096)
		return MODE_H_ILLEGAL;

353 354 355
	return MODE_OK;
}

356 357 358
static int intel_crt_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
359
{
360 361 362 363
	struct drm_display_mode *adjusted_mode =
		&pipe_config->base.adjusted_mode;

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
364
		return -EINVAL;
365

366
	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
367 368

	return 0;
369 370
}

371 372 373
static int pch_crt_compute_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
374
{
375 376 377 378
	struct drm_display_mode *adjusted_mode =
		&pipe_config->base.adjusted_mode;

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
379
		return -EINVAL;
380

381
	pipe_config->has_pch_encoder = true;
382
	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
383

384
	return 0;
385 386
}

387 388 389
static int hsw_crt_compute_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
390
{
391
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
392 393 394 395
	struct drm_display_mode *adjusted_mode =
		&pipe_config->base.adjusted_mode;

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
396
		return -EINVAL;
397

398 399 400
	/* HSW/BDW FDI limited to 4k */
	if (adjusted_mode->crtc_hdisplay > 4096 ||
	    adjusted_mode->crtc_hblank_start > 4096)
401
		return -EINVAL;
402

403
	pipe_config->has_pch_encoder = true;
404
	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
405

406
	/* LPT FDI RX only supports 8bpc. */
407
	if (HAS_PCH_LPT(dev_priv)) {
408 409
		if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
			DRM_DEBUG_KMS("LPT only supports 24bpp\n");
410
			return -EINVAL;
411 412
		}

413
		pipe_config->pipe_bpp = 24;
414
	}
415

416
	/* FDI must always be 2.7 GHz */
417
	pipe_config->port_clock = 135000 * 2;
418

419
	return 0;
420 421
}

422
static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
423 424
{
	struct drm_device *dev = connector->dev;
425
	struct intel_crt *crt = intel_attached_crt(connector);
426
	struct drm_i915_private *dev_priv = to_i915(dev);
427
	u32 adpa;
428 429
	bool ret;

430 431
	/* The first time through, trigger an explicit detection cycle */
	if (crt->force_hotplug_required) {
432
		bool turn_off_dac = HAS_PCH_SPLIT(dev_priv);
433
		u32 save_adpa;
434

435 436
		crt->force_hotplug_required = 0;

437
		save_adpa = adpa = I915_READ(crt->adpa_reg);
438 439 440 441 442 443
		DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);

		adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
		if (turn_off_dac)
			adpa &= ~ADPA_DAC_ENABLE;

444
		I915_WRITE(crt->adpa_reg, adpa);
445

446
		if (intel_wait_for_register(&dev_priv->uncore,
447 448 449
					    crt->adpa_reg,
					    ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
					    1000))
450 451 452
			DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");

		if (turn_off_dac) {
453 454
			I915_WRITE(crt->adpa_reg, save_adpa);
			POSTING_READ(crt->adpa_reg);
455
		}
456 457
	}

458
	/* Check the status to see if both blue and green are on now */
459
	adpa = I915_READ(crt->adpa_reg);
460
	if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
461 462 463
		ret = true;
	else
		ret = false;
464
	DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
465 466

	return ret;
467 468
}

469 470 471
static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
{
	struct drm_device *dev = connector->dev;
472
	struct intel_crt *crt = intel_attached_crt(connector);
473
	struct drm_i915_private *dev_priv = to_i915(dev);
474
	bool reenable_hpd;
475 476 477 478
	u32 adpa;
	bool ret;
	u32 save_adpa;

479 480 481 482 483 484 485 486 487 488 489 490 491 492
	/*
	 * Doing a force trigger causes a hpd interrupt to get sent, which can
	 * get us stuck in a loop if we're polling:
	 *  - We enable power wells and reset the ADPA
	 *  - output_poll_exec does force probe on VGA, triggering a hpd
	 *  - HPD handler waits for poll to unlock dev->mode_config.mutex
	 *  - output_poll_exec shuts off the ADPA, unlocks
	 *    dev->mode_config.mutex
	 *  - HPD handler runs, resets ADPA and brings us back to the start
	 *
	 * Just disable HPD interrupts here to prevent this
	 */
	reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);

493
	save_adpa = adpa = I915_READ(crt->adpa_reg);
494 495 496 497
	DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);

	adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;

498
	I915_WRITE(crt->adpa_reg, adpa);
499

500
	if (intel_wait_for_register(&dev_priv->uncore,
501 502 503
				    crt->adpa_reg,
				    ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
				    1000)) {
504
		DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
505
		I915_WRITE(crt->adpa_reg, save_adpa);
506 507 508
	}

	/* Check the status to see if both blue and green are on now */
509
	adpa = I915_READ(crt->adpa_reg);
510 511 512 513 514 515 516
	if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
		ret = true;
	else
		ret = false;

	DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);

517 518 519
	if (reenable_hpd)
		intel_hpd_enable(dev_priv, crt->base.hpd_pin);

520 521 522
	return ret;
}

523 524 525
static bool intel_crt_detect_hotplug(struct drm_connector *connector)
{
	struct drm_device *dev = connector->dev;
526
	struct drm_i915_private *dev_priv = to_i915(dev);
527
	u32 stat;
528
	bool ret = false;
529
	int i, tries = 0;
530

531
	if (HAS_PCH_SPLIT(dev_priv))
532
		return intel_ironlake_crt_detect_hotplug(connector);
533

534
	if (IS_VALLEYVIEW(dev_priv))
535 536
		return valleyview_crt_detect_hotplug(connector);

537 538 539 540
	/*
	 * On 4 series desktop, CRT detect sequence need to be done twice
	 * to get a reliable result.
	 */
541

542
	if (IS_G45(dev_priv))
543 544 545 546 547 548
		tries = 2;
	else
		tries = 1;

	for (i = 0; i < tries ; i++) {
		/* turn on the FORCE_DETECT */
549 550 551
		i915_hotplug_interrupt_update(dev_priv,
					      CRT_HOTPLUG_FORCE_DETECT,
					      CRT_HOTPLUG_FORCE_DETECT);
552
		/* wait for FORCE_DETECT to go off */
553
		if (intel_wait_for_register(&dev_priv->uncore, PORT_HOTPLUG_EN,
554 555
					    CRT_HOTPLUG_FORCE_DETECT, 0,
					    1000))
556
			DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
557
	}
558

559 560 561 562 563 564
	stat = I915_READ(PORT_HOTPLUG_STAT);
	if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
		ret = true;

	/* clear the interrupt we just generated, if any */
	I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
565

566
	i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
567 568

	return ret;
569 570
}

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
static struct edid *intel_crt_get_edid(struct drm_connector *connector,
				struct i2c_adapter *i2c)
{
	struct edid *edid;

	edid = drm_get_edid(connector, i2c);

	if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
		DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
		intel_gmbus_force_bit(i2c, true);
		edid = drm_get_edid(connector, i2c);
		intel_gmbus_force_bit(i2c, false);
	}

	return edid;
}

/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
static int intel_crt_ddc_get_modes(struct drm_connector *connector,
				struct i2c_adapter *adapter)
{
	struct edid *edid;
593
	int ret;
594 595 596 597 598

	edid = intel_crt_get_edid(connector, adapter);
	if (!edid)
		return 0;

599 600 601 602
	ret = intel_connector_update_modes(connector, edid);
	kfree(edid);

	return ret;
603 604
}

605
static bool intel_crt_detect_ddc(struct drm_connector *connector)
606
{
607
	struct intel_crt *crt = intel_attached_crt(connector);
608
	struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
609 610
	struct edid *edid;
	struct i2c_adapter *i2c;
611
	bool ret = false;
612

613
	BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
614

615
	i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
616
	edid = intel_crt_get_edid(connector, i2c);
617 618 619

	if (edid) {
		bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
620 621 622 623 624 625 626 627

		/*
		 * This may be a DVI-I connector with a shared DDC
		 * link between analog and digital outputs, so we
		 * have to check the EDID input spec of the attached device.
		 */
		if (!is_digital) {
			DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
628 629 630
			ret = true;
		} else {
			DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
631
		}
632 633
	} else {
		DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
634 635
	}

636 637
	kfree(edid);

638
	return ret;
639 640
}

641
static enum drm_connector_status
642
intel_crt_load_detect(struct intel_crt *crt, u32 pipe)
643
{
644
	struct drm_device *dev = crt->base.base.dev;
645
	struct drm_i915_private *dev_priv = to_i915(dev);
646
	struct intel_uncore *uncore = &dev_priv->uncore;
647 648 649 650 651 652
	u32 save_bclrpat;
	u32 save_vtotal;
	u32 vtotal, vactive;
	u32 vsample;
	u32 vblank, vblank_start, vblank_end;
	u32 dsl;
653 654
	i915_reg_t bclrpat_reg, vtotal_reg,
		vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
655
	u8 st00;
656 657
	enum drm_connector_status status;

658 659
	DRM_DEBUG_KMS("starting load-detect on CRT\n");

660 661 662 663 664 665
	bclrpat_reg = BCLRPAT(pipe);
	vtotal_reg = VTOTAL(pipe);
	vblank_reg = VBLANK(pipe);
	vsync_reg = VSYNC(pipe);
	pipeconf_reg = PIPECONF(pipe);
	pipe_dsl_reg = PIPEDSL(pipe);
666

667 668 669
	save_bclrpat = intel_uncore_read(uncore, bclrpat_reg);
	save_vtotal = intel_uncore_read(uncore, vtotal_reg);
	vblank = intel_uncore_read(uncore, vblank_reg);
670 671 672 673 674 675 676 677

	vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
	vactive = (save_vtotal & 0x7ff) + 1;

	vblank_start = (vblank & 0xfff) + 1;
	vblank_end = ((vblank >> 16) & 0xfff) + 1;

	/* Set the border color to purple. */
678
	intel_uncore_write(uncore, bclrpat_reg, 0x500050);
679

680
	if (!IS_GEN(dev_priv, 2)) {
681 682 683 684 685
		u32 pipeconf = intel_uncore_read(uncore, pipeconf_reg);
		intel_uncore_write(uncore,
				   pipeconf_reg,
				   pipeconf | PIPECONF_FORCE_BORDER);
		intel_uncore_posting_read(uncore, pipeconf_reg);
686 687
		/* Wait for next Vblank to substitue
		 * border color for Color info */
688
		intel_wait_for_vblank(dev_priv, pipe);
689
		st00 = intel_uncore_read8(uncore, _VGA_MSR_WRITE);
690 691 692 693
		status = ((st00 & (1 << 4)) != 0) ?
			connector_status_connected :
			connector_status_disconnected;

694
		intel_uncore_write(uncore, pipeconf_reg, pipeconf);
695 696 697 698 699 700 701 702 703
	} else {
		bool restore_vblank = false;
		int count, detect;

		/*
		* If there isn't any border, add some.
		* Yes, this will flicker
		*/
		if (vblank_start <= vactive && vblank_end >= vtotal) {
704 705
			u32 vsync = I915_READ(vsync_reg);
			u32 vsync_start = (vsync & 0xffff) + 1;
706 707

			vblank_start = vsync_start;
708 709 710 711
			intel_uncore_write(uncore,
					   vblank_reg,
					   (vblank_start - 1) |
					   ((vblank_end - 1) << 16));
712 713 714 715 716 717 718 719 720 721 722
			restore_vblank = true;
		}
		/* sample in the vertical border, selecting the larger one */
		if (vblank_start - vactive >= vtotal - vblank_end)
			vsample = (vblank_start + vactive) >> 1;
		else
			vsample = (vtotal + vblank_end) >> 1;

		/*
		 * Wait for the border to be displayed
		 */
723
		while (intel_uncore_read(uncore, pipe_dsl_reg) >= vactive)
724
			;
725 726
		while ((dsl = intel_uncore_read(uncore, pipe_dsl_reg)) <=
		       vsample)
727 728 729 730 731 732 733 734 735
			;
		/*
		 * Watch ST00 for an entire scanline
		 */
		detect = 0;
		count = 0;
		do {
			count++;
			/* Read the ST00 VGA status register */
736
			st00 = intel_uncore_read8(uncore, _VGA_MSR_WRITE);
737 738
			if (st00 & (1 << 4))
				detect++;
739
		} while ((intel_uncore_read(uncore, pipe_dsl_reg) == dsl));
740 741 742

		/* restore vblank if necessary */
		if (restore_vblank)
743
			intel_uncore_write(uncore, vblank_reg, vblank);
744 745 746 747 748 749 750 751 752 753 754 755
		/*
		 * If more than 3/4 of the scanline detected a monitor,
		 * then it is assumed to be present. This works even on i830,
		 * where there isn't any way to force the border color across
		 * the screen
		 */
		status = detect * 4 > count * 3 ?
			 connector_status_connected :
			 connector_status_disconnected;
	}

	/* Restore previous settings */
756
	intel_uncore_write(uncore, bclrpat_reg, save_bclrpat);
757 758 759 760

	return status;
}

761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id)
{
	DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident);
	return 1;
}

static const struct dmi_system_id intel_spurious_crt_detect[] = {
	{
		.callback = intel_spurious_crt_detect_dmi_callback,
		.ident = "ACER ZGB",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
			DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
		},
	},
776 777 778 779 780 781 782 783
	{
		.callback = intel_spurious_crt_detect_dmi_callback,
		.ident = "Intel DZ77BH-55K",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Intel Corporation"),
			DMI_MATCH(DMI_BOARD_NAME, "DZ77BH-55K"),
		},
	},
784 785 786
	{ }
};

787 788 789 790
static int
intel_crt_detect(struct drm_connector *connector,
		 struct drm_modeset_acquire_ctx *ctx,
		 bool force)
791
{
792
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
793
	struct intel_crt *crt = intel_attached_crt(connector);
794
	struct intel_encoder *intel_encoder = &crt->base;
795
	intel_wakeref_t wakeref;
796
	int status, ret;
797
	struct intel_load_detect_pipe tmp;
798

799
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
800
		      connector->base.id, connector->name,
801 802
		      force);

803
	if (i915_modparams.load_detect_test) {
804 805
		wakeref = intel_display_power_get(dev_priv,
						  intel_encoder->power_domain);
806 807 808
		goto load_detect;
	}

809 810 811 812
	/* Skip machines without VGA that falsely report hotplug events */
	if (dmi_check_system(intel_spurious_crt_detect))
		return connector_status_disconnected;

813 814
	wakeref = intel_display_power_get(dev_priv,
					  intel_encoder->power_domain);
815

816
	if (I915_HAS_HOTPLUG(dev_priv)) {
817 818 819 820
		/* We can not rely on the HPD pin always being correctly wired
		 * up, for example many KVM do not pass it through, and so
		 * only trust an assertion that the monitor is connected.
		 */
821 822
		if (intel_crt_detect_hotplug(connector)) {
			DRM_DEBUG_KMS("CRT detected via hotplug\n");
823 824
			status = connector_status_connected;
			goto out;
825
		} else
826
			DRM_DEBUG_KMS("CRT not detected via hotplug\n");
827 828
	}

829 830 831 832
	if (intel_crt_detect_ddc(connector)) {
		status = connector_status_connected;
		goto out;
	}
833

834 835 836 837
	/* Load detection is broken on HPD capable machines. Whoever wants a
	 * broken monitor (without edid) to work behind a broken kvm (that fails
	 * to have the right resistors for HP detection) needs to fix this up.
	 * For now just bail out. */
838
	if (I915_HAS_HOTPLUG(dev_priv)) {
839 840 841
		status = connector_status_disconnected;
		goto out;
	}
842

843
load_detect:
844 845 846 847
	if (!force) {
		status = connector->status;
		goto out;
	}
848

849
	/* for pre-945g platforms use load detect */
850 851
	ret = intel_get_load_detect_pipe(connector, NULL, &tmp, ctx);
	if (ret > 0) {
852 853
		if (intel_crt_detect_ddc(connector))
			status = connector_status_connected;
854
		else if (INTEL_GEN(dev_priv) < 4)
855 856
			status = intel_crt_load_detect(crt,
				to_intel_crtc(connector->state->crtc)->pipe);
857
		else if (i915_modparams.load_detect_test)
858
			status = connector_status_disconnected;
859 860
		else
			status = connector_status_unknown;
861
		intel_release_load_detect_pipe(connector, &tmp, ctx);
862
	} else if (ret == 0) {
863
		status = connector_status_unknown;
864
	} else {
865
		status = ret;
866
	}
867

868
out:
869
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
870
	return status;
871 872 873 874
}

static int intel_crt_get_modes(struct drm_connector *connector)
{
875
	struct drm_device *dev = connector->dev;
876
	struct drm_i915_private *dev_priv = to_i915(dev);
877 878
	struct intel_crt *crt = intel_attached_crt(connector);
	struct intel_encoder *intel_encoder = &crt->base;
879
	intel_wakeref_t wakeref;
880
	struct i2c_adapter *i2c;
881
	int ret;
882

883 884
	wakeref = intel_display_power_get(dev_priv,
					  intel_encoder->power_domain);
885

886
	i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
887
	ret = intel_crt_ddc_get_modes(connector, i2c);
888
	if (ret || !IS_G4X(dev_priv))
889
		goto out;
890 891

	/* Try to probe digital port for output in DVI-I -> VGA mode. */
892
	i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
893 894 895
	ret = intel_crt_ddc_get_modes(connector, i2c);

out:
896
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
897 898

	return ret;
899 900
}

901
void intel_crt_reset(struct drm_encoder *encoder)
902
{
903
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
904
	struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
905

906
	if (INTEL_GEN(dev_priv) >= 5) {
907 908
		u32 adpa;

909
		adpa = I915_READ(crt->adpa_reg);
910 911
		adpa &= ~ADPA_CRT_HOTPLUG_MASK;
		adpa |= ADPA_HOTPLUG_BITS;
912 913
		I915_WRITE(crt->adpa_reg, adpa);
		POSTING_READ(crt->adpa_reg);
914

915
		DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
916
		crt->force_hotplug_required = 1;
917 918
	}

919 920
}

921 922 923 924 925 926
/*
 * Routines for controlling stuff on the analog port
 */

static const struct drm_connector_funcs intel_crt_connector_funcs = {
	.fill_modes = drm_helper_probe_single_connector_modes,
927
	.late_register = intel_connector_register,
928
	.early_unregister = intel_connector_unregister,
929
	.destroy = intel_connector_destroy,
930
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
931
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
932 933 934
};

static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
935
	.detect_ctx = intel_crt_detect,
936 937 938 939 940
	.mode_valid = intel_crt_mode_valid,
	.get_modes = intel_crt_get_modes,
};

static const struct drm_encoder_funcs intel_crt_enc_funcs = {
941
	.reset = intel_crt_reset,
942
	.destroy = intel_encoder_destroy,
943 944
};

945
void intel_crt_init(struct drm_i915_private *dev_priv)
946 947
{
	struct drm_connector *connector;
948
	struct intel_crt *crt;
949
	struct intel_connector *intel_connector;
950 951
	i915_reg_t adpa_reg;
	u32 adpa;
952

953
	if (HAS_PCH_SPLIT(dev_priv))
954
		adpa_reg = PCH_ADPA;
955
	else if (IS_VALLEYVIEW(dev_priv))
956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
		adpa_reg = VLV_ADPA;
	else
		adpa_reg = ADPA;

	adpa = I915_READ(adpa_reg);
	if ((adpa & ADPA_DAC_ENABLE) == 0) {
		/*
		 * On some machines (some IVB at least) CRT can be
		 * fused off, but there's no known fuse bit to
		 * indicate that. On these machine the ADPA register
		 * works normally, except the DAC enable bit won't
		 * take. So the only way to tell is attempt to enable
		 * it and see what happens.
		 */
		I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
			   ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
		if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
			return;
		I915_WRITE(adpa_reg, adpa);
	}

977 978
	crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
	if (!crt)
979 980
		return;

981
	intel_connector = intel_connector_alloc();
982
	if (!intel_connector) {
983
		kfree(crt);
984 985 986 987
		return;
	}

	connector = &intel_connector->base;
988
	crt->connector = intel_connector;
989
	drm_connector_init(&dev_priv->drm, &intel_connector->base,
990 991
			   &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);

992
	drm_encoder_init(&dev_priv->drm, &crt->base.base, &intel_crt_enc_funcs,
993
			 DRM_MODE_ENCODER_DAC, "CRT");
994

995
	intel_connector_attach_encoder(intel_connector, &crt->base);
996

997
	crt->base.type = INTEL_OUTPUT_ANALOG;
998
	crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
999
	if (IS_I830(dev_priv))
1000 1001
		crt->base.crtc_mask = (1 << 0);
	else
1002
		crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1003

1004
	if (IS_GEN(dev_priv, 2))
1005 1006 1007
		connector->interlace_allowed = 0;
	else
		connector->interlace_allowed = 1;
1008 1009
	connector->doublescan_allowed = 0;

1010
	crt->adpa_reg = adpa_reg;
1011

1012 1013
	crt->base.power_domain = POWER_DOMAIN_PORT_CRT;

1014
	if (I915_HAS_HOTPLUG(dev_priv) &&
1015
	    !dmi_check_system(intel_spurious_crt_detect)) {
1016
		crt->base.hpd_pin = HPD_CRT;
1017 1018
		crt->base.hotplug = intel_encoder_hotplug;
	}
1019

1020
	if (HAS_DDI(dev_priv)) {
1021
		crt->base.port = PORT_E;
1022
		crt->base.get_config = hsw_crt_get_config;
1023
		crt->base.get_hw_state = intel_ddi_get_hw_state;
1024
		crt->base.compute_config = hsw_crt_compute_config;
1025 1026 1027
		crt->base.pre_pll_enable = hsw_pre_pll_enable_crt;
		crt->base.pre_enable = hsw_pre_enable_crt;
		crt->base.enable = hsw_enable_crt;
1028
		crt->base.disable = hsw_disable_crt;
1029
		crt->base.post_disable = hsw_post_disable_crt;
1030
	} else {
1031
		if (HAS_PCH_SPLIT(dev_priv)) {
1032
			crt->base.compute_config = pch_crt_compute_config;
1033 1034 1035
			crt->base.disable = pch_disable_crt;
			crt->base.post_disable = pch_post_disable_crt;
		} else {
1036
			crt->base.compute_config = intel_crt_compute_config;
1037 1038
			crt->base.disable = intel_disable_crt;
		}
1039
		crt->base.port = PORT_NONE;
1040
		crt->base.get_config = intel_crt_get_config;
1041
		crt->base.get_hw_state = intel_crt_get_hw_state;
1042
		crt->base.enable = intel_enable_crt;
1043
	}
1044
	intel_connector->get_hw_state = intel_connector_get_hw_state;
1045

1046 1047
	drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);

1048
	if (!I915_HAS_HOTPLUG(dev_priv))
1049
		intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
1050

1051 1052 1053 1054 1055
	/*
	 * Configure the automatic hotplug detection stuff
	 */
	crt->force_hotplug_required = 0;

1056
	/*
1057 1058 1059
	 * TODO: find a proper way to discover whether we need to set the the
	 * polarity and link reversal bits or not, instead of relying on the
	 * BIOS.
1060
	 */
1061
	if (HAS_PCH_LPT(dev_priv)) {
1062 1063 1064
		u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
				 FDI_RX_LINK_REVERSAL_OVERRIDE;

1065
		dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
1066
	}
1067

1068
	intel_crt_reset(&crt->base.base);
1069
}