Commit 032b4c0c authored by Seungwon Jeon's avatar Seungwon Jeon Committed by Jason Cooper

PCI: mvebu: add I/O access wrappers

This change adds wrapper functions for MMIO access to PCIe IP block.
And some 8/16-bit access are replaced by 32-bit.
Signed-off-by: default avatarSeungwon Jeon <tgih.jun@samsung.com>
Signed-off-by: default avatarJason Cooper <jason@lakedaemon.net>
parent 9f352f0e
...@@ -140,29 +140,39 @@ struct mvebu_pcie_port { ...@@ -140,29 +140,39 @@ struct mvebu_pcie_port {
size_t iowin_size; size_t iowin_size;
}; };
static inline void mvebu_writel(struct mvebu_pcie_port *port, u32 val, u32 reg)
{
writel(val, port->base + reg);
}
static inline u32 mvebu_readl(struct mvebu_pcie_port *port, u32 reg)
{
return readl(port->base + reg);
}
static bool mvebu_pcie_link_up(struct mvebu_pcie_port *port) static bool mvebu_pcie_link_up(struct mvebu_pcie_port *port)
{ {
return !(readl(port->base + PCIE_STAT_OFF) & PCIE_STAT_LINK_DOWN); return !(mvebu_readl(port, PCIE_STAT_OFF) & PCIE_STAT_LINK_DOWN);
} }
static void mvebu_pcie_set_local_bus_nr(struct mvebu_pcie_port *port, int nr) static void mvebu_pcie_set_local_bus_nr(struct mvebu_pcie_port *port, int nr)
{ {
u32 stat; u32 stat;
stat = readl(port->base + PCIE_STAT_OFF); stat = mvebu_readl(port, PCIE_STAT_OFF);
stat &= ~PCIE_STAT_BUS; stat &= ~PCIE_STAT_BUS;
stat |= nr << 8; stat |= nr << 8;
writel(stat, port->base + PCIE_STAT_OFF); mvebu_writel(port, stat, PCIE_STAT_OFF);
} }
static void mvebu_pcie_set_local_dev_nr(struct mvebu_pcie_port *port, int nr) static void mvebu_pcie_set_local_dev_nr(struct mvebu_pcie_port *port, int nr)
{ {
u32 stat; u32 stat;
stat = readl(port->base + PCIE_STAT_OFF); stat = mvebu_readl(port, PCIE_STAT_OFF);
stat &= ~PCIE_STAT_DEV; stat &= ~PCIE_STAT_DEV;
stat |= nr << 16; stat |= nr << 16;
writel(stat, port->base + PCIE_STAT_OFF); mvebu_writel(port, stat, PCIE_STAT_OFF);
} }
/* /*
...@@ -180,33 +190,34 @@ static void mvebu_pcie_setup_wins(struct mvebu_pcie_port *port) ...@@ -180,33 +190,34 @@ static void mvebu_pcie_setup_wins(struct mvebu_pcie_port *port)
/* First, disable and clear BARs and windows. */ /* First, disable and clear BARs and windows. */
for (i = 1; i < 3; i++) { for (i = 1; i < 3; i++) {
writel(0, port->base + PCIE_BAR_CTRL_OFF(i)); mvebu_writel(port, 0, PCIE_BAR_CTRL_OFF(i));
writel(0, port->base + PCIE_BAR_LO_OFF(i)); mvebu_writel(port, 0, PCIE_BAR_LO_OFF(i));
writel(0, port->base + PCIE_BAR_HI_OFF(i)); mvebu_writel(port, 0, PCIE_BAR_HI_OFF(i));
} }
for (i = 0; i < 5; i++) { for (i = 0; i < 5; i++) {
writel(0, port->base + PCIE_WIN04_CTRL_OFF(i)); mvebu_writel(port, 0, PCIE_WIN04_CTRL_OFF(i));
writel(0, port->base + PCIE_WIN04_BASE_OFF(i)); mvebu_writel(port, 0, PCIE_WIN04_BASE_OFF(i));
writel(0, port->base + PCIE_WIN04_REMAP_OFF(i)); mvebu_writel(port, 0, PCIE_WIN04_REMAP_OFF(i));
} }
writel(0, port->base + PCIE_WIN5_CTRL_OFF); mvebu_writel(port, 0, PCIE_WIN5_CTRL_OFF);
writel(0, port->base + PCIE_WIN5_BASE_OFF); mvebu_writel(port, 0, PCIE_WIN5_BASE_OFF);
writel(0, port->base + PCIE_WIN5_REMAP_OFF); mvebu_writel(port, 0, PCIE_WIN5_REMAP_OFF);
/* Setup windows for DDR banks. Count total DDR size on the fly. */ /* Setup windows for DDR banks. Count total DDR size on the fly. */
size = 0; size = 0;
for (i = 0; i < dram->num_cs; i++) { for (i = 0; i < dram->num_cs; i++) {
const struct mbus_dram_window *cs = dram->cs + i; const struct mbus_dram_window *cs = dram->cs + i;
writel(cs->base & 0xffff0000, mvebu_writel(port, cs->base & 0xffff0000,
port->base + PCIE_WIN04_BASE_OFF(i)); PCIE_WIN04_BASE_OFF(i));
writel(0, port->base + PCIE_WIN04_REMAP_OFF(i)); mvebu_writel(port, 0, PCIE_WIN04_REMAP_OFF(i));
writel(((cs->size - 1) & 0xffff0000) | mvebu_writel(port,
(cs->mbus_attr << 8) | ((cs->size - 1) & 0xffff0000) |
(dram->mbus_dram_target_id << 4) | 1, (cs->mbus_attr << 8) |
port->base + PCIE_WIN04_CTRL_OFF(i)); (dram->mbus_dram_target_id << 4) | 1,
PCIE_WIN04_CTRL_OFF(i));
size += cs->size; size += cs->size;
} }
...@@ -216,41 +227,40 @@ static void mvebu_pcie_setup_wins(struct mvebu_pcie_port *port) ...@@ -216,41 +227,40 @@ static void mvebu_pcie_setup_wins(struct mvebu_pcie_port *port)
size = 1 << fls(size); size = 1 << fls(size);
/* Setup BAR[1] to all DRAM banks. */ /* Setup BAR[1] to all DRAM banks. */
writel(dram->cs[0].base, port->base + PCIE_BAR_LO_OFF(1)); mvebu_writel(port, dram->cs[0].base, PCIE_BAR_LO_OFF(1));
writel(0, port->base + PCIE_BAR_HI_OFF(1)); mvebu_writel(port, 0, PCIE_BAR_HI_OFF(1));
writel(((size - 1) & 0xffff0000) | 1, mvebu_writel(port, ((size - 1) & 0xffff0000) | 1,
port->base + PCIE_BAR_CTRL_OFF(1)); PCIE_BAR_CTRL_OFF(1));
} }
static void mvebu_pcie_setup_hw(struct mvebu_pcie_port *port) static void mvebu_pcie_setup_hw(struct mvebu_pcie_port *port)
{ {
u16 cmd; u32 cmd, mask;
u32 mask;
/* Point PCIe unit MBUS decode windows to DRAM space. */ /* Point PCIe unit MBUS decode windows to DRAM space. */
mvebu_pcie_setup_wins(port); mvebu_pcie_setup_wins(port);
/* Master + slave enable. */ /* Master + slave enable. */
cmd = readw(port->base + PCIE_CMD_OFF); cmd = mvebu_readl(port, PCIE_CMD_OFF);
cmd |= PCI_COMMAND_IO; cmd |= PCI_COMMAND_IO;
cmd |= PCI_COMMAND_MEMORY; cmd |= PCI_COMMAND_MEMORY;
cmd |= PCI_COMMAND_MASTER; cmd |= PCI_COMMAND_MASTER;
writew(cmd, port->base + PCIE_CMD_OFF); mvebu_writel(port, cmd, PCIE_CMD_OFF);
/* Enable interrupt lines A-D. */ /* Enable interrupt lines A-D. */
mask = readl(port->base + PCIE_MASK_OFF); mask = mvebu_readl(port, PCIE_MASK_OFF);
mask |= PCIE_MASK_ENABLE_INTS; mask |= PCIE_MASK_ENABLE_INTS;
writel(mask, port->base + PCIE_MASK_OFF); mvebu_writel(port, mask, PCIE_MASK_OFF);
} }
static int mvebu_pcie_hw_rd_conf(struct mvebu_pcie_port *port, static int mvebu_pcie_hw_rd_conf(struct mvebu_pcie_port *port,
struct pci_bus *bus, struct pci_bus *bus,
u32 devfn, int where, int size, u32 *val) u32 devfn, int where, int size, u32 *val)
{ {
writel(PCIE_CONF_ADDR(bus->number, devfn, where), mvebu_writel(port, PCIE_CONF_ADDR(bus->number, devfn, where),
port->base + PCIE_CONF_ADDR_OFF); PCIE_CONF_ADDR_OFF);
*val = readl(port->base + PCIE_CONF_DATA_OFF); *val = mvebu_readl(port, PCIE_CONF_DATA_OFF);
if (size == 1) if (size == 1)
*val = (*val >> (8 * (where & 3))) & 0xff; *val = (*val >> (8 * (where & 3))) & 0xff;
...@@ -264,21 +274,24 @@ static int mvebu_pcie_hw_wr_conf(struct mvebu_pcie_port *port, ...@@ -264,21 +274,24 @@ static int mvebu_pcie_hw_wr_conf(struct mvebu_pcie_port *port,
struct pci_bus *bus, struct pci_bus *bus,
u32 devfn, int where, int size, u32 val) u32 devfn, int where, int size, u32 val)
{ {
int ret = PCIBIOS_SUCCESSFUL; u32 _val, shift = 8 * (where & 3);
writel(PCIE_CONF_ADDR(bus->number, devfn, where), mvebu_writel(port, PCIE_CONF_ADDR(bus->number, devfn, where),
port->base + PCIE_CONF_ADDR_OFF); PCIE_CONF_ADDR_OFF);
_val = mvebu_readl(port, PCIE_CONF_DATA_OFF);
if (size == 4) if (size == 4)
writel(val, port->base + PCIE_CONF_DATA_OFF); _val = val;
else if (size == 2) else if (size == 2)
writew(val, port->base + PCIE_CONF_DATA_OFF + (where & 3)); _val = (_val & ~(0xffff << shift)) | ((val & 0xffff) << shift);
else if (size == 1) else if (size == 1)
writeb(val, port->base + PCIE_CONF_DATA_OFF + (where & 3)); _val = (_val & ~(0xff << shift)) | ((val & 0xff) << shift);
else else
ret = PCIBIOS_BAD_REGISTER_NUMBER; return PCIBIOS_BAD_REGISTER_NUMBER;
return ret; mvebu_writel(port, _val, PCIE_CONF_DATA_OFF);
return PCIBIOS_SUCCESSFUL;
} }
static void mvebu_pcie_handle_iobase_change(struct mvebu_pcie_port *port) static void mvebu_pcie_handle_iobase_change(struct mvebu_pcie_port *port)
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment