Commit 148edd50 authored by Stephen Boyd's avatar Stephen Boyd

Merge tag 'meson-clk-4.20-1' of https://github.com/BayLibre/clk-meson into clk-meson

Pull meson clk driver updates from Jerome Brunet:

 - clk-pll driver improvements and updates
 - add axg audio controller system clocks
 - drop mpll3 from the possible pcie clock parent of the axg
 - register meson8b clock controller early

* tag 'meson-clk-4.20-1' of https://github.com/BayLibre/clk-meson:
  clk: meson: meson8b: use the regmap in the internal reset controller
  clk: meson: meson8b: register the clock controller early
  clk: meson-axg: pcie: drop the mpll3 clock parent
  clk: meson: axg: round audio system master clocks down
  clk: meson: clk-pll: drop hard-coded rates from pll tables
  clk: meson: clk-pll: remove od parameters
  clk: meson: clk-pll: drop CLK_GET_RATE_NOCACHE where unnecessary
  clk: meson: clk-pll: add enable bit
parents 5b394b2d 93c873d6
...@@ -101,10 +101,16 @@ static const char * const mst_mux_parent_names[] = { ...@@ -101,10 +101,16 @@ static const char * const mst_mux_parent_names[] = {
"axg_mst_in4", "axg_mst_in5", "axg_mst_in6", "axg_mst_in7", "axg_mst_in4", "axg_mst_in5", "axg_mst_in6", "axg_mst_in7",
}; };
#define AXG_MST_MCLK_MUX(_name, _reg) \ #define AXG_MST_MUX(_name, _reg, _flag) \
AXG_AUD_MUX(_name##_sel, _reg, 0x7, 24, CLK_MUX_ROUND_CLOSEST, \ AXG_AUD_MUX(_name##_sel, _reg, 0x7, 24, _flag, \
mst_mux_parent_names, CLK_SET_RATE_PARENT) mst_mux_parent_names, CLK_SET_RATE_PARENT)
#define AXG_MST_MCLK_MUX(_name, _reg) \
AXG_MST_MUX(_name, _reg, CLK_MUX_ROUND_CLOSEST)
#define AXG_MST_SYS_MUX(_name, _reg) \
AXG_MST_MUX(_name, _reg, 0)
static AXG_MST_MCLK_MUX(mst_a_mclk, AUDIO_MCLK_A_CTRL); static AXG_MST_MCLK_MUX(mst_a_mclk, AUDIO_MCLK_A_CTRL);
static AXG_MST_MCLK_MUX(mst_b_mclk, AUDIO_MCLK_B_CTRL); static AXG_MST_MCLK_MUX(mst_b_mclk, AUDIO_MCLK_B_CTRL);
static AXG_MST_MCLK_MUX(mst_c_mclk, AUDIO_MCLK_C_CTRL); static AXG_MST_MCLK_MUX(mst_c_mclk, AUDIO_MCLK_C_CTRL);
...@@ -112,13 +118,19 @@ static AXG_MST_MCLK_MUX(mst_d_mclk, AUDIO_MCLK_D_CTRL); ...@@ -112,13 +118,19 @@ static AXG_MST_MCLK_MUX(mst_d_mclk, AUDIO_MCLK_D_CTRL);
static AXG_MST_MCLK_MUX(mst_e_mclk, AUDIO_MCLK_E_CTRL); static AXG_MST_MCLK_MUX(mst_e_mclk, AUDIO_MCLK_E_CTRL);
static AXG_MST_MCLK_MUX(mst_f_mclk, AUDIO_MCLK_F_CTRL); static AXG_MST_MCLK_MUX(mst_f_mclk, AUDIO_MCLK_F_CTRL);
static AXG_MST_MCLK_MUX(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL); static AXG_MST_MCLK_MUX(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL);
static AXG_MST_MCLK_MUX(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
static AXG_MST_MCLK_MUX(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0); static AXG_MST_MCLK_MUX(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0);
static AXG_MST_MCLK_MUX(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1); static AXG_MST_SYS_MUX(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
static AXG_MST_SYS_MUX(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1);
#define AXG_MST_DIV(_name, _reg, _flag) \
AXG_AUD_DIV(_name##_div, _reg, 0, 16, _flag, \
"axg_"#_name"_sel", CLK_SET_RATE_PARENT) \
#define AXG_MST_MCLK_DIV(_name, _reg) \
AXG_MST_DIV(_name, _reg, CLK_DIVIDER_ROUND_CLOSEST)
#define AXG_MST_MCLK_DIV(_name, _reg) \ #define AXG_MST_SYS_DIV(_name, _reg) \
AXG_AUD_DIV(_name##_div, _reg, 0, 16, CLK_DIVIDER_ROUND_CLOSEST, \ AXG_MST_DIV(_name, _reg, 0)
"axg_"#_name"_sel", CLK_SET_RATE_PARENT) \
static AXG_MST_MCLK_DIV(mst_a_mclk, AUDIO_MCLK_A_CTRL); static AXG_MST_MCLK_DIV(mst_a_mclk, AUDIO_MCLK_A_CTRL);
static AXG_MST_MCLK_DIV(mst_b_mclk, AUDIO_MCLK_B_CTRL); static AXG_MST_MCLK_DIV(mst_b_mclk, AUDIO_MCLK_B_CTRL);
...@@ -127,12 +139,12 @@ static AXG_MST_MCLK_DIV(mst_d_mclk, AUDIO_MCLK_D_CTRL); ...@@ -127,12 +139,12 @@ static AXG_MST_MCLK_DIV(mst_d_mclk, AUDIO_MCLK_D_CTRL);
static AXG_MST_MCLK_DIV(mst_e_mclk, AUDIO_MCLK_E_CTRL); static AXG_MST_MCLK_DIV(mst_e_mclk, AUDIO_MCLK_E_CTRL);
static AXG_MST_MCLK_DIV(mst_f_mclk, AUDIO_MCLK_F_CTRL); static AXG_MST_MCLK_DIV(mst_f_mclk, AUDIO_MCLK_F_CTRL);
static AXG_MST_MCLK_DIV(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL); static AXG_MST_MCLK_DIV(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL);
static AXG_MST_MCLK_DIV(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
static AXG_MST_MCLK_DIV(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0); static AXG_MST_MCLK_DIV(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0);
static AXG_MST_MCLK_DIV(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1); static AXG_MST_SYS_DIV(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
static AXG_MST_SYS_DIV(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1);
#define AXG_MST_MCLK_GATE(_name, _reg) \ #define AXG_MST_MCLK_GATE(_name, _reg) \
AXG_AUD_GATE(_name, _reg, 31, "axg_"#_name"_div", \ AXG_AUD_GATE(_name, _reg, 31, "axg_"#_name"_div", \
CLK_SET_RATE_PARENT) CLK_SET_RATE_PARENT)
static AXG_MST_MCLK_GATE(mst_a_mclk, AUDIO_MCLK_A_CTRL); static AXG_MST_MCLK_GATE(mst_a_mclk, AUDIO_MCLK_A_CTRL);
......
This diff is collapsed.
...@@ -133,8 +133,14 @@ ...@@ -133,8 +133,14 @@
#define CLKID_PCIE_REF 78 #define CLKID_PCIE_REF 78
#define CLKID_GEN_CLK_SEL 82 #define CLKID_GEN_CLK_SEL 82
#define CLKID_GEN_CLK_DIV 83 #define CLKID_GEN_CLK_DIV 83
#define CLKID_SYS_PLL_DCO 85
#define CLKID_FIXED_PLL_DCO 86
#define CLKID_GP0_PLL_DCO 87
#define CLKID_HIFI_PLL_DCO 88
#define CLKID_PCIE_PLL_DCO 89
#define CLKID_PCIE_PLL_OD 90
#define NR_CLKS 85 #define NR_CLKS 91
/* include the CLKIDs that have been made part of the DT binding */ /* include the CLKIDs that have been made part of the DT binding */
#include <dt-bindings/clock/axg-clkc.h> #include <dt-bindings/clock/axg-clkc.h>
......
...@@ -11,15 +11,19 @@ ...@@ -11,15 +11,19 @@
* In the most basic form, a Meson PLL is composed as follows: * In the most basic form, a Meson PLL is composed as follows:
* *
* PLL * PLL
* +------------------------------+ * +--------------------------------+
* | | * | |
* in -----[ /N ]---[ *M ]---[ >>OD ]----->> out * | +--+ |
* | ^ ^ | * in >>-----[ /N ]--->| | +-----+ |
* +------------------------------+ * | | |------| DCO |---->> out
* | | * | +--------->| | +--v--+ |
* FREF VCO * | | +--+ | |
* | | | |
* | +--[ *(M + (F/Fmax) ]<--+ |
* | |
* +--------------------------------+
* *
* out = in * (m + frac / frac_max) / (n << sum(ods)) * out = in * (m + frac / frac_max) / n
*/ */
#include <linux/clk-provider.h> #include <linux/clk-provider.h>
...@@ -41,12 +45,11 @@ meson_clk_pll_data(struct clk_regmap *clk) ...@@ -41,12 +45,11 @@ meson_clk_pll_data(struct clk_regmap *clk)
} }
static unsigned long __pll_params_to_rate(unsigned long parent_rate, static unsigned long __pll_params_to_rate(unsigned long parent_rate,
const struct pll_rate_table *pllt, const struct pll_params_table *pllt,
u16 frac, u16 frac,
struct meson_clk_pll_data *pll) struct meson_clk_pll_data *pll)
{ {
u64 rate = (u64)parent_rate * pllt->m; u64 rate = (u64)parent_rate * pllt->m;
unsigned int od = pllt->od + pllt->od2 + pllt->od3;
if (frac && MESON_PARM_APPLICABLE(&pll->frac)) { if (frac && MESON_PARM_APPLICABLE(&pll->frac)) {
u64 frac_rate = (u64)parent_rate * frac; u64 frac_rate = (u64)parent_rate * frac;
...@@ -55,7 +58,7 @@ static unsigned long __pll_params_to_rate(unsigned long parent_rate, ...@@ -55,7 +58,7 @@ static unsigned long __pll_params_to_rate(unsigned long parent_rate,
(1 << pll->frac.width)); (1 << pll->frac.width));
} }
return DIV_ROUND_UP_ULL(rate, pllt->n << od); return DIV_ROUND_UP_ULL(rate, pllt->n);
} }
static unsigned long meson_clk_pll_recalc_rate(struct clk_hw *hw, static unsigned long meson_clk_pll_recalc_rate(struct clk_hw *hw,
...@@ -63,20 +66,11 @@ static unsigned long meson_clk_pll_recalc_rate(struct clk_hw *hw, ...@@ -63,20 +66,11 @@ static unsigned long meson_clk_pll_recalc_rate(struct clk_hw *hw,
{ {
struct clk_regmap *clk = to_clk_regmap(hw); struct clk_regmap *clk = to_clk_regmap(hw);
struct meson_clk_pll_data *pll = meson_clk_pll_data(clk); struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
struct pll_rate_table pllt; struct pll_params_table pllt;
u16 frac; u16 frac;
pllt.n = meson_parm_read(clk->map, &pll->n); pllt.n = meson_parm_read(clk->map, &pll->n);
pllt.m = meson_parm_read(clk->map, &pll->m); pllt.m = meson_parm_read(clk->map, &pll->m);
pllt.od = meson_parm_read(clk->map, &pll->od);
pllt.od2 = MESON_PARM_APPLICABLE(&pll->od2) ?
meson_parm_read(clk->map, &pll->od2) :
0;
pllt.od3 = MESON_PARM_APPLICABLE(&pll->od3) ?
meson_parm_read(clk->map, &pll->od3) :
0;
frac = MESON_PARM_APPLICABLE(&pll->frac) ? frac = MESON_PARM_APPLICABLE(&pll->frac) ?
meson_parm_read(clk->map, &pll->frac) : meson_parm_read(clk->map, &pll->frac) :
...@@ -87,14 +81,12 @@ static unsigned long meson_clk_pll_recalc_rate(struct clk_hw *hw, ...@@ -87,14 +81,12 @@ static unsigned long meson_clk_pll_recalc_rate(struct clk_hw *hw,
static u16 __pll_params_with_frac(unsigned long rate, static u16 __pll_params_with_frac(unsigned long rate,
unsigned long parent_rate, unsigned long parent_rate,
const struct pll_rate_table *pllt, const struct pll_params_table *pllt,
struct meson_clk_pll_data *pll) struct meson_clk_pll_data *pll)
{ {
u16 frac_max = (1 << pll->frac.width); u16 frac_max = (1 << pll->frac.width);
u64 val = (u64)rate * pllt->n; u64 val = (u64)rate * pllt->n;
val <<= pllt->od + pllt->od2 + pllt->od3;
if (pll->flags & CLK_MESON_PLL_ROUND_CLOSEST) if (pll->flags & CLK_MESON_PLL_ROUND_CLOSEST)
val = DIV_ROUND_CLOSEST_ULL(val * frac_max, parent_rate); val = DIV_ROUND_CLOSEST_ULL(val * frac_max, parent_rate);
else else
...@@ -105,29 +97,50 @@ static u16 __pll_params_with_frac(unsigned long rate, ...@@ -105,29 +97,50 @@ static u16 __pll_params_with_frac(unsigned long rate,
return min((u16)val, (u16)(frac_max - 1)); return min((u16)val, (u16)(frac_max - 1));
} }
static const struct pll_rate_table * static bool meson_clk_pll_is_better(unsigned long rate,
unsigned long best,
unsigned long now,
struct meson_clk_pll_data *pll)
{
if (!(pll->flags & CLK_MESON_PLL_ROUND_CLOSEST) ||
MESON_PARM_APPLICABLE(&pll->frac)) {
/* Round down */
if (now < rate && best < now)
return true;
} else {
/* Round Closest */
if (abs(now - rate) < abs(best - rate))
return true;
}
return false;
}
static const struct pll_params_table *
meson_clk_get_pll_settings(unsigned long rate, meson_clk_get_pll_settings(unsigned long rate,
unsigned long parent_rate,
struct meson_clk_pll_data *pll) struct meson_clk_pll_data *pll)
{ {
const struct pll_rate_table *table = pll->table; const struct pll_params_table *table = pll->table;
unsigned int i = 0; unsigned long best = 0, now = 0;
unsigned int i, best_i = 0;
if (!table) if (!table)
return NULL; return NULL;
/* Find the first table element exceeding rate */ for (i = 0; table[i].n; i++) {
while (table[i].rate && table[i].rate <= rate) now = __pll_params_to_rate(parent_rate, &table[i], 0, pll);
i++;
if (i != 0) { /* If we get an exact match, don't bother any further */
if (MESON_PARM_APPLICABLE(&pll->frac) || if (now == rate) {
!(pll->flags & CLK_MESON_PLL_ROUND_CLOSEST) || return &table[i];
(abs(rate - table[i - 1].rate) < } else if (meson_clk_pll_is_better(rate, best, now, pll)) {
abs(rate - table[i].rate))) best = now;
i--; best_i = i;
}
} }
return (struct pll_rate_table *)&table[i]; return (struct pll_params_table *)&table[best_i];
} }
static long meson_clk_pll_round_rate(struct clk_hw *hw, unsigned long rate, static long meson_clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
...@@ -135,16 +148,18 @@ static long meson_clk_pll_round_rate(struct clk_hw *hw, unsigned long rate, ...@@ -135,16 +148,18 @@ static long meson_clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
{ {
struct clk_regmap *clk = to_clk_regmap(hw); struct clk_regmap *clk = to_clk_regmap(hw);
struct meson_clk_pll_data *pll = meson_clk_pll_data(clk); struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
const struct pll_rate_table *pllt = const struct pll_params_table *pllt =
meson_clk_get_pll_settings(rate, pll); meson_clk_get_pll_settings(rate, *parent_rate, pll);
unsigned long round;
u16 frac; u16 frac;
if (!pllt) if (!pllt)
return meson_clk_pll_recalc_rate(hw, *parent_rate); return meson_clk_pll_recalc_rate(hw, *parent_rate);
if (!MESON_PARM_APPLICABLE(&pll->frac) round = __pll_params_to_rate(*parent_rate, pllt, 0, pll);
|| rate == pllt->rate)
return pllt->rate; if (!MESON_PARM_APPLICABLE(&pll->frac) || rate == round)
return round;
/* /*
* The rate provided by the setting is not an exact match, let's * The rate provided by the setting is not an exact match, let's
...@@ -185,12 +200,45 @@ static void meson_clk_pll_init(struct clk_hw *hw) ...@@ -185,12 +200,45 @@ static void meson_clk_pll_init(struct clk_hw *hw)
} }
} }
static int meson_clk_pll_enable(struct clk_hw *hw)
{
struct clk_regmap *clk = to_clk_regmap(hw);
struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
/* Make sure the pll is in reset */
meson_parm_write(clk->map, &pll->rst, 1);
/* Enable the pll */
meson_parm_write(clk->map, &pll->en, 1);
/* Take the pll out reset */
meson_parm_write(clk->map, &pll->rst, 0);
if (meson_clk_pll_wait_lock(hw))
return -EIO;
return 0;
}
static void meson_clk_pll_disable(struct clk_hw *hw)
{
struct clk_regmap *clk = to_clk_regmap(hw);
struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
/* Put the pll is in reset */
meson_parm_write(clk->map, &pll->rst, 1);
/* Disable the pll */
meson_parm_write(clk->map, &pll->en, 0);
}
static int meson_clk_pll_set_rate(struct clk_hw *hw, unsigned long rate, static int meson_clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
unsigned long parent_rate) unsigned long parent_rate)
{ {
struct clk_regmap *clk = to_clk_regmap(hw); struct clk_regmap *clk = to_clk_regmap(hw);
struct meson_clk_pll_data *pll = meson_clk_pll_data(clk); struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
const struct pll_rate_table *pllt; const struct pll_params_table *pllt;
unsigned int enabled;
unsigned long old_rate; unsigned long old_rate;
u16 frac = 0; u16 frac = 0;
...@@ -199,32 +247,28 @@ static int meson_clk_pll_set_rate(struct clk_hw *hw, unsigned long rate, ...@@ -199,32 +247,28 @@ static int meson_clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
old_rate = rate; old_rate = rate;
pllt = meson_clk_get_pll_settings(rate, pll); pllt = meson_clk_get_pll_settings(rate, parent_rate, pll);
if (!pllt) if (!pllt)
return -EINVAL; return -EINVAL;
/* Put the pll in reset to write the params */ enabled = meson_parm_read(clk->map, &pll->en);
meson_parm_write(clk->map, &pll->rst, 1); if (enabled)
meson_clk_pll_disable(hw);
meson_parm_write(clk->map, &pll->n, pllt->n); meson_parm_write(clk->map, &pll->n, pllt->n);
meson_parm_write(clk->map, &pll->m, pllt->m); meson_parm_write(clk->map, &pll->m, pllt->m);
meson_parm_write(clk->map, &pll->od, pllt->od);
if (MESON_PARM_APPLICABLE(&pll->od2))
meson_parm_write(clk->map, &pll->od2, pllt->od2);
if (MESON_PARM_APPLICABLE(&pll->od3))
meson_parm_write(clk->map, &pll->od3, pllt->od3);
if (MESON_PARM_APPLICABLE(&pll->frac)) { if (MESON_PARM_APPLICABLE(&pll->frac)) {
frac = __pll_params_with_frac(rate, parent_rate, pllt, pll); frac = __pll_params_with_frac(rate, parent_rate, pllt, pll);
meson_parm_write(clk->map, &pll->frac, frac); meson_parm_write(clk->map, &pll->frac, frac);
} }
/* make sure the reset is cleared at this point */ /* If the pll is stopped, bail out now */
meson_parm_write(clk->map, &pll->rst, 0); if (!enabled)
return 0;
if (meson_clk_pll_wait_lock(hw)) { if (meson_clk_pll_enable(hw)) {
pr_warn("%s: pll did not lock, trying to restore old rate %lu\n", pr_warn("%s: pll did not lock, trying to restore old rate %lu\n",
__func__, old_rate); __func__, old_rate);
/* /*
...@@ -244,6 +288,8 @@ const struct clk_ops meson_clk_pll_ops = { ...@@ -244,6 +288,8 @@ const struct clk_ops meson_clk_pll_ops = {
.recalc_rate = meson_clk_pll_recalc_rate, .recalc_rate = meson_clk_pll_recalc_rate,
.round_rate = meson_clk_pll_round_rate, .round_rate = meson_clk_pll_round_rate,
.set_rate = meson_clk_pll_set_rate, .set_rate = meson_clk_pll_set_rate,
.enable = meson_clk_pll_enable,
.disable = meson_clk_pll_disable
}; };
const struct clk_ops meson_clk_pll_ro_ops = { const struct clk_ops meson_clk_pll_ro_ops = {
......
...@@ -43,37 +43,29 @@ static inline void meson_parm_write(struct regmap *map, struct parm *p, ...@@ -43,37 +43,29 @@ static inline void meson_parm_write(struct regmap *map, struct parm *p,
} }
struct pll_rate_table { struct pll_params_table {
unsigned long rate;
u16 m; u16 m;
u16 n; u16 n;
u16 od;
u16 od2;
u16 od3;
}; };
#define PLL_RATE(_r, _m, _n, _od) \ #define PLL_PARAMS(_m, _n) \
{ \ { \
.rate = (_r), \
.m = (_m), \ .m = (_m), \
.n = (_n), \ .n = (_n), \
.od = (_od), \
} }
#define CLK_MESON_PLL_ROUND_CLOSEST BIT(0) #define CLK_MESON_PLL_ROUND_CLOSEST BIT(0)
struct meson_clk_pll_data { struct meson_clk_pll_data {
struct parm en;
struct parm m; struct parm m;
struct parm n; struct parm n;
struct parm frac; struct parm frac;
struct parm od;
struct parm od2;
struct parm od3;
struct parm l; struct parm l;
struct parm rst; struct parm rst;
const struct reg_sequence *init_regs; const struct reg_sequence *init_regs;
unsigned int init_count; unsigned int init_count;
const struct pll_rate_table *table; const struct pll_params_table *table;
u8 flags; u8 flags;
}; };
......
This diff is collapsed.
...@@ -159,8 +159,14 @@ ...@@ -159,8 +159,14 @@
#define CLKID_VDEC_HEVC_DIV 155 #define CLKID_VDEC_HEVC_DIV 155
#define CLKID_GEN_CLK_SEL 157 #define CLKID_GEN_CLK_SEL 157
#define CLKID_GEN_CLK_DIV 158 #define CLKID_GEN_CLK_DIV 158
#define CLKID_FIXED_PLL_DCO 160
#define NR_CLKS 160 #define CLKID_HDMI_PLL_DCO 161
#define CLKID_HDMI_PLL_OD 162
#define CLKID_HDMI_PLL_OD2 163
#define CLKID_SYS_PLL_DCO 164
#define CLKID_GP0_PLL_DCO 165
#define NR_CLKS 166
/* include the CLKIDs that have been made part of the DT binding */ /* include the CLKIDs that have been made part of the DT binding */
#include <dt-bindings/clock/gxbb-clkc.h> #include <dt-bindings/clock/gxbb-clkc.h>
......
This diff is collapsed.
...@@ -75,8 +75,11 @@ ...@@ -75,8 +75,11 @@
#define CLKID_FCLK_DIV7_DIV 109 #define CLKID_FCLK_DIV7_DIV 109
#define CLKID_NAND_SEL 110 #define CLKID_NAND_SEL 110
#define CLKID_NAND_DIV 111 #define CLKID_NAND_DIV 111
#define CLKID_PLL_FIXED_DCO 113
#define CLKID_PLL_VID_DCO 114
#define CLKID_PLL_SYS_DCO 115
#define CLK_NR_CLKS 113 #define CLK_NR_CLKS 116
/* /*
* include the CLKID and RESETID that have * include the CLKID and RESETID that have
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment