Commit 200a575b authored by Martin Blumenstingl's avatar Martin Blumenstingl Committed by Kevin Hilman

ARM: dts: meson: organize devices in their corresponding busses

The Amlogic Meson SoCs have most of the internal peripherals organized
in busses. Use them to make the dts easier to read and to avoid
duplicated register (bus) offset definitions.

The bus information is taken from the vendor kernel:
	#define IO_CBUS_PHY_BASE        0xc1100000  ///2M
	#define IO_AOBUS_PHY_BASE       0xc8100000  ///1M

There are more internal busses (such as the abp bus which seems to
contain audio, HDMI and Mali registers), but since we don't have
drivers for them yet these are not added (yet).
Signed-off-by: default avatarMartin Blumenstingl <martin.blumenstingl@googlemail.com>
[khilman: minor whitespace fix]
Signed-off-by: default avatarKevin Hilman <khilman@baylibre.com>
parent 2ea659a9
...@@ -65,100 +65,108 @@ gic: interrupt-controller@c4301000 { ...@@ -65,100 +65,108 @@ gic: interrupt-controller@c4301000 {
#interrupt-cells = <3>; #interrupt-cells = <3>;
}; };
timer@c1109940 {
compatible = "amlogic,meson6-timer";
reg = <0xc1109940 0x18>;
interrupts = <0 10 1>;
};
soc { soc {
compatible = "simple-bus"; compatible = "simple-bus";
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ranges; ranges;
wdt: watchdog@c1109900 { cbus: cbus@c1100000 {
compatible = "amlogic,meson6-wdt"; compatible = "simple-bus";
reg = <0xc1109900 0x8>; reg = <0xc1100000 0x200000>;
interrupts = <0 0 1>;
};
uart_AO: serial@c81004c0 {
compatible = "amlogic,meson-uart";
reg = <0xc81004c0 0x18>;
interrupts = <0 90 1>;
clocks = <&clk81>;
status = "disabled";
};
uart_A: serial@c11084c0 {
compatible = "amlogic,meson-uart";
reg = <0xc11084c0 0x18>;
interrupts = <0 26 1>;
clocks = <&clk81>;
status = "disabled";
};
uart_B: serial@c11084dc {
compatible = "amlogic,meson-uart";
reg = <0xc11084dc 0x18>;
interrupts = <0 75 1>;
clocks = <&clk81>;
status = "disabled";
};
uart_C: serial@c1108700 {
compatible = "amlogic,meson-uart";
reg = <0xc1108700 0x18>;
interrupts = <0 93 1>;
clocks = <&clk81>;
status = "disabled";
};
i2c_AO: i2c@c8100500 {
compatible = "amlogic,meson6-i2c";
reg = <0xc8100500 0x20>;
interrupts = <0 92 1>;
clocks = <&clk81>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
i2c_A: i2c@c1108500 {
compatible = "amlogic,meson6-i2c";
reg = <0xc1108500 0x20>;
interrupts = <0 21 1>;
clocks = <&clk81>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
i2c_B: i2c@c11087c0 {
compatible = "amlogic,meson6-i2c";
reg = <0xc11087c0 0x20>;
interrupts = <0 128 1>;
clocks = <&clk81>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <1>;
status = "disabled"; ranges = <0x0 0xc1100000 0x200000>;
uart_A: serial@84c0 {
compatible = "amlogic,meson-uart";
reg = <0x84c0 0x18>;
interrupts = <0 26 1>;
status = "disabled";
};
uart_B: serial@84dc {
compatible = "amlogic,meson-uart";
reg = <0x84dc 0x18>;
interrupts = <0 75 1>;
status = "disabled";
};
i2c_A: i2c@8500 {
compatible = "amlogic,meson6-i2c";
reg = <0x8500 0x20>;
interrupts = <0 21 1>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
uart_C: serial@8700 {
compatible = "amlogic,meson-uart";
reg = <0x8700 0x18>;
interrupts = <0 93 1>;
status = "disabled";
};
i2c_B: i2c@87c0 {
compatible = "amlogic,meson6-i2c";
reg = <0x87c0 0x20>;
interrupts = <0 128 1>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
spifc: spi@8c80 {
compatible = "amlogic,meson6-spifc";
reg = <0x8c80 0x80>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
wdt: watchdog@9900 {
compatible = "amlogic,meson6-wdt";
reg = <0x9900 0x8>;
interrupts = <0 0 1>;
};
timer@9940 {
compatible = "amlogic,meson6-timer";
reg = <0x9940 0x18>;
interrupts = <0 10 1>;
};
}; };
ir_receiver: ir-receiver@c8100480 { aobus: aobus@c8100000 {
compatible= "amlogic,meson6-ir"; compatible = "simple-bus";
reg = <0xc8100480 0x20>; reg = <0xc8100000 0x100000>;
interrupts = <0 15 1>;
status = "disabled";
};
spifc: spi@c1108c80 {
compatible = "amlogic,meson6-spifc";
reg = <0xc1108c80 0x80>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <1>;
clocks = <&clk81>; ranges = <0x0 0xc8100000 0x100000>;
status = "disabled";
ir_receiver: ir-receiver@480 {
compatible= "amlogic,meson6-ir";
reg = <0x480 0x20>;
interrupts = <0 15 1>;
status = "disabled";
};
uart_AO: serial@4c0 {
compatible = "amlogic,meson-uart";
reg = <0x4c0 0x18>;
interrupts = <0 90 1>;
status = "disabled";
};
i2c_AO: i2c@500 {
compatible = "amlogic,meson6-i2c";
reg = <0x500 0x20>;
interrupts = <0 92 1>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
}; };
ethmac: ethernet@c9410000 { ethmac: ethernet@c9410000 {
...@@ -167,8 +175,6 @@ ethmac: ethernet@c9410000 { ...@@ -167,8 +175,6 @@ ethmac: ethernet@c9410000 {
0xc1108108 0x4>; 0xc1108108 0x4>;
interrupts = <0 8 1>; interrupts = <0 8 1>;
interrupt-names = "macirq"; interrupt-names = "macirq";
clocks = <&clk81>;
clock-names = "stmmaceth";
status = "disabled"; status = "disabled";
}; };
}; };
......
...@@ -51,8 +51,6 @@ / { ...@@ -51,8 +51,6 @@ / {
model = "Amlogic Meson6 SoC"; model = "Amlogic Meson6 SoC";
compatible = "amlogic,meson6"; compatible = "amlogic,meson6";
interrupt-parent = <&gic>;
cpus { cpus {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
......
...@@ -50,8 +50,6 @@ / { ...@@ -50,8 +50,6 @@ / {
model = "Amlogic Meson8 SoC"; model = "Amlogic Meson8 SoC";
compatible = "amlogic,meson8"; compatible = "amlogic,meson8";
interrupt-parent = <&gic>;
cpus { cpus {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
...@@ -91,18 +89,55 @@ clk81: clk@0 { ...@@ -91,18 +89,55 @@ clk81: clk@0 {
clock-frequency = <141666666>; clock-frequency = <141666666>;
}; };
pinctrl_cbus: pinctrl@c1109880 { }; /* end of / */
&aobus {
pinctrl_aobus: pinctrl@84 {
compatible = "amlogic,meson8-aobus-pinctrl";
reg = <0x84 0xc>;
#address-cells = <1>;
#size-cells = <1>;
ranges;
gpio_ao: ao-bank@14 {
reg = <0x14 0x4>,
<0x2c 0x4>,
<0x24 0x8>;
reg-names = "mux", "pull", "gpio";
gpio-controller;
#gpio-cells = <2>;
gpio-ranges = <&pinctrl_aobus 0 120 16>;
};
uart_ao_a_pins: uart_ao_a {
mux {
groups = "uart_tx_ao_a", "uart_rx_ao_a";
function = "uart_ao";
};
};
i2c_ao_pins: i2c_mst_ao {
mux {
groups = "i2c_mst_sck_ao", "i2c_mst_sda_ao";
function = "i2c_mst_ao";
};
};
};
};
&cbus {
pinctrl_cbus: pinctrl@9880 {
compatible = "amlogic,meson8-cbus-pinctrl"; compatible = "amlogic,meson8-cbus-pinctrl";
reg = <0xc1109880 0x10>; reg = <0x9880 0x10>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ranges; ranges;
gpio: banks@c11080b0 { gpio: banks@80b0 {
reg = <0xc11080b0 0x28>, reg = <0x80b0 0x28>,
<0xc11080e8 0x18>, <0x80e8 0x18>,
<0xc1108120 0x18>, <0x8120 0x18>,
<0xc1108030 0x30>; <0x8030 0x30>;
reg-names = "mux", "pull", "pull-enable", "gpio"; reg-names = "mux", "pull", "pull-enable", "gpio";
gpio-controller; gpio-controller;
#gpio-cells = <2>; #gpio-cells = <2>;
...@@ -134,36 +169,41 @@ mux { ...@@ -134,36 +169,41 @@ mux {
}; };
}; };
}; };
};
pinctrl_aobus: pinctrl@c8100084 { &ethmac {
compatible = "amlogic,meson8-aobus-pinctrl"; clocks = <&clk81>;
reg = <0xc8100084 0xc>; clock-names = "stmmaceth";
#address-cells = <1>; };
#size-cells = <1>;
ranges;
gpio_ao: ao-bank@c1108030 { &i2c_AO {
reg = <0xc8100014 0x4>, clocks = <&clk81>;
<0xc810002c 0x4>, };
<0xc8100024 0x8>;
reg-names = "mux", "pull", "gpio";
gpio-controller;
#gpio-cells = <2>;
gpio-ranges = <&pinctrl_aobus 0 120 16>;
};
uart_ao_a_pins: uart_ao_a { &i2c_A {
mux { clocks = <&clk81>;
groups = "uart_tx_ao_a", "uart_rx_ao_a"; };
function = "uart_ao";
};
};
i2c_ao_pins: i2c_mst_ao { &i2c_B {
mux { clocks = <&clk81>;
groups = "i2c_mst_sck_ao", "i2c_mst_sda_ao"; };
function = "i2c_mst_ao";
}; &spifc {
}; clocks = <&clk81>;
}; };
}; /* end of / */
&uart_AO {
clocks = <&clk81>;
};
&uart_A {
clocks = <&clk81>;
};
&uart_B {
clocks = <&clk81>;
};
&uart_C {
clocks = <&clk81>;
};
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment