Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
nexedi
linux
Commits
8597a1ba
Commit
8597a1ba
authored
Sep 06, 2010
by
Ben Skeggs
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
drm/nv50: fix SOR count for early chipsets
Signed-off-by:
Ben Skeggs
<
bskeggs@redhat.com
>
parent
1da26566
Changes
2
Hide whitespace changes
Inline
Side-by-side
Showing
2 changed files
with
19 additions
and
9 deletions
+19
-9
drivers/gpu/drm/nouveau/nouveau_reg.h
drivers/gpu/drm/nouveau/nouveau_reg.h
+2
-5
drivers/gpu/drm/nouveau/nv50_display.c
drivers/gpu/drm/nouveau/nv50_display.c
+17
-4
No files found.
drivers/gpu/drm/nouveau/nouveau_reg.h
View file @
8597a1ba
...
...
@@ -785,15 +785,12 @@
#define NV50_PDISPLAY_DAC_MODE_CTRL_C(i) (0x00610b5c + (i) * 0x8)
#define NV50_PDISPLAY_SOR_MODE_CTRL_P(i) (0x00610b70 + (i) * 0x8)
#define NV50_PDISPLAY_SOR_MODE_CTRL_C(i) (0x00610b74 + (i) * 0x8)
#define NV50_PDISPLAY_EXT_MODE_CTRL_P(i) (0x00610b80 + (i) * 0x8)
#define NV50_PDISPLAY_EXT_MODE_CTRL_C(i) (0x00610b84 + (i) * 0x8)
#define NV50_PDISPLAY_DAC_MODE_CTRL2_P(i) (0x00610bdc + (i) * 0x8)
#define NV50_PDISPLAY_DAC_MODE_CTRL2_C(i) (0x00610be0 + (i) * 0x8)
#define NV90_PDISPLAY_SOR_MODE_CTRL_P(i) (0x00610794 + (i) * 0x8)
#define NV90_PDISPLAY_SOR_MODE_CTRL_C(i) (0x00610798 + (i) * 0x8)
#define NV90_PDISPLAY_DAC_MODE_CTRL_P(i) (0x00610b58 + (i) * 0x8)
#define NV90_PDISPLAY_DAC_MODE_CTRL_C(i) (0x00610b5c + (i) * 0x8)
#define NV90_PDISPLAY_DAC_MODE_CTRL2_P(i) (0x00610b80 + (i) * 0x8)
#define NV90_PDISPLAY_DAC_MODE_CTRL2_C(i) (0x00610b84 + (i) * 0x8)
#define NV50_PDISPLAY_CRTC_CLK 0x00614000
#define NV50_PDISPLAY_CRTC_CLK_CTRL1(i) ((i) * 0x800 + 0x614100)
...
...
drivers/gpu/drm/nouveau/nv50_display.c
View file @
8597a1ba
...
...
@@ -33,6 +33,19 @@
#include "nouveau_ramht.h"
#include "drm_crtc_helper.h"
static
inline
int
nv50_sor_nr
(
struct
drm_device
*
dev
)
{
struct
drm_nouveau_private
*
dev_priv
=
dev
->
dev_private
;
if
(
dev_priv
->
chipset
<
0x90
||
dev_priv
->
chipset
==
0x92
||
dev_priv
->
chipset
==
0xa0
)
return
2
;
return
4
;
}
static
void
nv50_evo_channel_del
(
struct
nouveau_channel
**
pchan
)
{
...
...
@@ -233,11 +246,11 @@ nv50_display_init(struct drm_device *dev)
nv_wr32
(
dev
,
0x006101d0
+
(
i
*
0x04
),
val
);
}
/* SOR */
for
(
i
=
0
;
i
<
4
;
i
++
)
{
for
(
i
=
0
;
i
<
nv50_sor_nr
(
dev
)
;
i
++
)
{
val
=
nv_rd32
(
dev
,
0x0061c000
+
(
i
*
0x800
));
nv_wr32
(
dev
,
0x006101e0
+
(
i
*
0x04
),
val
);
}
/*
Something not yet in use, tv-out maybe.
*/
/*
EXT
*/
for
(
i
=
0
;
i
<
3
;
i
++
)
{
val
=
nv_rd32
(
dev
,
0x0061e000
+
(
i
*
0x800
));
nv_wr32
(
dev
,
0x006101f0
+
(
i
*
0x04
),
val
);
...
...
@@ -716,7 +729,7 @@ nv50_display_unk10_handler(struct drm_device *dev)
or
=
i
;
}
for
(
i
=
0
;
type
==
OUTPUT_ANY
&&
i
<
4
;
i
++
)
{
for
(
i
=
0
;
type
==
OUTPUT_ANY
&&
i
<
nv50_sor_nr
(
dev
)
;
i
++
)
{
if
(
dev_priv
->
chipset
<
0x90
||
dev_priv
->
chipset
==
0x92
||
dev_priv
->
chipset
==
0xa0
)
...
...
@@ -847,7 +860,7 @@ nv50_display_unk20_handler(struct drm_device *dev)
or
=
i
;
}
for
(
i
=
0
;
type
==
OUTPUT_ANY
&&
i
<
4
;
i
++
)
{
for
(
i
=
0
;
type
==
OUTPUT_ANY
&&
i
<
nv50_sor_nr
(
dev
)
;
i
++
)
{
if
(
dev_priv
->
chipset
<
0x90
||
dev_priv
->
chipset
==
0x92
||
dev_priv
->
chipset
==
0xa0
)
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment