Commit c53dd589 authored by Andi Kleen's avatar Andi Kleen Committed by Arnaldo Carvalho de Melo

perf vendor events intel: Update GoldmontPlus to v1.01

Signed-off-by: default avatarAndi Kleen <ak@linux.intel.com>
Cc: Kan Liang <kan.liang@intel.com>
Cc: Jiri Olsa <jolsa@kernel.org>
Link: https://lkml.kernel.org/r/20190315165219.GA21223@tassilo.jf.intel.comSigned-off-by: default avatarArnaldo Carvalho de Melo <acme@redhat.com>
parent f3ef0858
...@@ -3,7 +3,6 @@ ...@@ -3,7 +3,6 @@
"PEBS": "2", "PEBS": "2",
"CollectPEBSRecord": "1", "CollectPEBSRecord": "1",
"PublicDescription": "Counts the number of instructions that retire execution. For instructions that consist of multiple uops, this event counts the retirement of the last uop of the instruction. The counter continues counting during hardware interrupts, traps, and inside interrupt handlers. This event uses fixed counter 0. You cannot collect a PEBs record for this event.", "PublicDescription": "Counts the number of instructions that retire execution. For instructions that consist of multiple uops, this event counts the retirement of the last uop of the instruction. The counter continues counting during hardware interrupts, traps, and inside interrupt handlers. This event uses fixed counter 0. You cannot collect a PEBs record for this event.",
"EventCode": "0x00",
"Counter": "Fixed counter 0", "Counter": "Fixed counter 0",
"UMask": "0x1", "UMask": "0x1",
"PEBScounters": "32", "PEBScounters": "32",
...@@ -15,7 +14,6 @@ ...@@ -15,7 +14,6 @@
{ {
"CollectPEBSRecord": "1", "CollectPEBSRecord": "1",
"PublicDescription": "Counts the number of core cycles while the core is not in a halt state. The core enters the halt state when it is running the HLT instruction. In mobile systems the core frequency may change from time to time. For this reason this event may have a changing ratio with regards to time. This event uses fixed counter 1. You cannot collect a PEBs record for this event.", "PublicDescription": "Counts the number of core cycles while the core is not in a halt state. The core enters the halt state when it is running the HLT instruction. In mobile systems the core frequency may change from time to time. For this reason this event may have a changing ratio with regards to time. This event uses fixed counter 1. You cannot collect a PEBs record for this event.",
"EventCode": "0x00",
"Counter": "Fixed counter 1", "Counter": "Fixed counter 1",
"UMask": "0x2", "UMask": "0x2",
"PEBScounters": "33", "PEBScounters": "33",
...@@ -27,7 +25,6 @@ ...@@ -27,7 +25,6 @@
{ {
"CollectPEBSRecord": "1", "CollectPEBSRecord": "1",
"PublicDescription": "Counts the number of reference cycles that the core is not in a halt state. The core enters the halt state when it is running the HLT instruction. In mobile systems the core frequency may change from time. This event is not affected by core frequency changes but counts as if the core is running at the maximum frequency all the time. This event uses fixed counter 2. You cannot collect a PEBs record for this event.", "PublicDescription": "Counts the number of reference cycles that the core is not in a halt state. The core enters the halt state when it is running the HLT instruction. In mobile systems the core frequency may change from time. This event is not affected by core frequency changes but counts as if the core is running at the maximum frequency all the time. This event uses fixed counter 2. You cannot collect a PEBs record for this event.",
"EventCode": "0x00",
"Counter": "Fixed counter 2", "Counter": "Fixed counter 2",
"UMask": "0x3", "UMask": "0x3",
"PEBScounters": "34", "PEBScounters": "34",
...@@ -231,7 +228,7 @@ ...@@ -231,7 +228,7 @@
}, },
{ {
"CollectPEBSRecord": "1", "CollectPEBSRecord": "1",
"PublicDescription": "Counts the number of times that the processor detects that a program is writing to a code section and has to perform a machine clear because of that modification. Self-modifying code (SMC) causes a severe penalty in all Intel architecture processors.", "PublicDescription": "Counts the number of times that the processor detects that a program is writing to a code section and has to perform a machine clear because of that modification. Self-modifying code (SMC) causes a severe penalty in all Intel\u00ae architecture processors.",
"EventCode": "0xC3", "EventCode": "0xC3",
"Counter": "0,1,2,3", "Counter": "0,1,2,3",
"UMask": "0x1", "UMask": "0x1",
......
...@@ -189,7 +189,8 @@ ...@@ -189,7 +189,8 @@
"PEBScounters": "0,1,2,3", "PEBScounters": "0,1,2,3",
"EventName": "MEM_UOPS_RETIRED.DTLB_MISS_LOADS", "EventName": "MEM_UOPS_RETIRED.DTLB_MISS_LOADS",
"SampleAfterValue": "200003", "SampleAfterValue": "200003",
"BriefDescription": "Load uops retired that missed the DTLB (Precise event capable)" "BriefDescription": "Load uops retired that missed the DTLB (Precise event capable)",
"Data_LA": "1"
}, },
{ {
"PEBS": "2", "PEBS": "2",
...@@ -201,7 +202,8 @@ ...@@ -201,7 +202,8 @@
"PEBScounters": "0,1,2,3", "PEBScounters": "0,1,2,3",
"EventName": "MEM_UOPS_RETIRED.DTLB_MISS_STORES", "EventName": "MEM_UOPS_RETIRED.DTLB_MISS_STORES",
"SampleAfterValue": "200003", "SampleAfterValue": "200003",
"BriefDescription": "Store uops retired that missed the DTLB (Precise event capable)" "BriefDescription": "Store uops retired that missed the DTLB (Precise event capable)",
"Data_LA": "1"
}, },
{ {
"PEBS": "2", "PEBS": "2",
...@@ -213,6 +215,7 @@ ...@@ -213,6 +215,7 @@
"PEBScounters": "0,1,2,3", "PEBScounters": "0,1,2,3",
"EventName": "MEM_UOPS_RETIRED.DTLB_MISS", "EventName": "MEM_UOPS_RETIRED.DTLB_MISS",
"SampleAfterValue": "200003", "SampleAfterValue": "200003",
"BriefDescription": "Memory uops retired that missed the DTLB (Precise event capable)" "BriefDescription": "Memory uops retired that missed the DTLB (Precise event capable)",
"Data_LA": "1"
} }
] ]
\ No newline at end of file
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment