Commit dff8a207 authored by Keerthy's avatar Keerthy Committed by Tero Kristo

ARM: dts: am4372: Set the default clock rate for dpll_clksel_mac_clk clock

cpsw needs the clock to be running at 50MHz in kernel. Hence setting
the default rate.
Signed-off-by: default avatarKeerthy <j-keerthy@ti.com>
Signed-off-by: default avatarTero Kristo <t-kristo@ti.com>
parent 93c03a2c
...@@ -527,8 +527,11 @@ GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH ...@@ -527,8 +527,11 @@ GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ti,hwmods = "cpgmac0"; ti,hwmods = "cpgmac0";
clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>; clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>,
clock-names = "fck", "cpts"; <&dpll_clksel_mac_clk>;
clock-names = "fck", "cpts", "50mclk";
assigned-clocks = <&dpll_clksel_mac_clk>;
assigned-clock-rates = <50000000>;
status = "disabled"; status = "disabled";
cpdma_channels = <8>; cpdma_channels = <8>;
ale_entries = <1024>; ale_entries = <1024>;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment