Commit e868d612 authored by Simon Arlott's avatar Simon Arlott Committed by Paul Mundt

spelling fixes: arch/sh/

Spelling fixes in arch/sh/.
Signed-off-by: default avatarSimon Arlott <simon@fire.lp0.eu>
Signed-off-by: default avatarPaul Mundt <lethal@linux-sh.org>
parent 049fa57c
...@@ -69,7 +69,7 @@ static int gio_ioctl(struct inode *inode, struct file *filp, ...@@ -69,7 +69,7 @@ static int gio_ioctl(struct inode *inode, struct file *filp,
} }
switch (cmd) { switch (cmd) {
case GIODRV_IOCSGIOSETADDR: /* addres set */ case GIODRV_IOCSGIOSETADDR: /* address set */
addr = data; addr = data;
break; break;
......
...@@ -108,7 +108,7 @@ static void ds1302_writebyte(unsigned int addr, unsigned int val) ...@@ -108,7 +108,7 @@ static void ds1302_writebyte(unsigned int addr, unsigned int val)
static void ds1302_reset(void) static void ds1302_reset(void)
{ {
unsigned long flags; unsigned long flags;
/* Hardware dependant reset/init */ /* Hardware dependent reset/init */
local_irq_save(flags); local_irq_save(flags);
set_dirp(get_dirp() | RTC_RESET | RTC_IODATA | RTC_SCLK); set_dirp(get_dirp() | RTC_RESET | RTC_IODATA | RTC_SCLK);
set_dp(get_dp() & ~(RTC_RESET | RTC_IODATA | RTC_SCLK)); set_dp(get_dp() & ~(RTC_RESET | RTC_IODATA | RTC_SCLK));
......
...@@ -198,12 +198,12 @@ void microdev_outb(unsigned char b, unsigned long port) ...@@ -198,12 +198,12 @@ void microdev_outb(unsigned char b, unsigned long port)
/* /*
* There is a board feature with the current SH4-202 MicroDev in * There is a board feature with the current SH4-202 MicroDev in
* that the 2 byte enables (nBE0 and nBE1) are tied together (and * that the 2 byte enables (nBE0 and nBE1) are tied together (and
* to the Chip Select Line (Ethernet_CS)). Due to this conectivity, * to the Chip Select Line (Ethernet_CS)). Due to this connectivity,
* it is not possible to safely perform 8-bit writes to the * it is not possible to safely perform 8-bit writes to the
* Ethernet registers, as 16-bits will be consumed from the Data * Ethernet registers, as 16-bits will be consumed from the Data
* lines (corrupting the other byte). Hence, this function is * lines (corrupting the other byte). Hence, this function is
* written to impliment 16-bit read/modify/write for all byte-wide * written to implement 16-bit read/modify/write for all byte-wide
* acceses. * accesses.
* *
* Note: there is no problem with byte READS (even or odd). * Note: there is no problem with byte READS (even or odd).
* *
......
...@@ -100,7 +100,7 @@ static void disable_microdev_irq(unsigned int irq) ...@@ -100,7 +100,7 @@ static void disable_microdev_irq(unsigned int irq)
fpgaIrq = fpgaIrqTable[irq].fpgaIrq; fpgaIrq = fpgaIrqTable[irq].fpgaIrq;
/* disable interupts on the FPGA INTC register */ /* disable interrupts on the FPGA INTC register */
ctrl_outl(MICRODEV_FPGA_INTC_MASK(fpgaIrq), MICRODEV_FPGA_INTDSB_REG); ctrl_outl(MICRODEV_FPGA_INTC_MASK(fpgaIrq), MICRODEV_FPGA_INTDSB_REG);
} }
...@@ -125,7 +125,7 @@ static void enable_microdev_irq(unsigned int irq) ...@@ -125,7 +125,7 @@ static void enable_microdev_irq(unsigned int irq)
priorities |= MICRODEV_FPGA_INTPRI_LEVEL(fpgaIrq, pri); priorities |= MICRODEV_FPGA_INTPRI_LEVEL(fpgaIrq, pri);
ctrl_outl(priorities, priorityReg); ctrl_outl(priorities, priorityReg);
/* enable interupts on the FPGA INTC register */ /* enable interrupts on the FPGA INTC register */
ctrl_outl(MICRODEV_FPGA_INTC_MASK(fpgaIrq), MICRODEV_FPGA_INTENB_REG); ctrl_outl(MICRODEV_FPGA_INTC_MASK(fpgaIrq), MICRODEV_FPGA_INTENB_REG);
} }
...@@ -152,7 +152,7 @@ extern void __init init_microdev_irq(void) ...@@ -152,7 +152,7 @@ extern void __init init_microdev_irq(void)
{ {
int i; int i;
/* disable interupts on the FPGA INTC register */ /* disable interrupts on the FPGA INTC register */
ctrl_outl(~0ul, MICRODEV_FPGA_INTDSB_REG); ctrl_outl(~0ul, MICRODEV_FPGA_INTDSB_REG);
for (i = 0; i < NUM_EXTERNAL_IRQS; i++) for (i = 0; i < NUM_EXTERNAL_IRQS; i++)
......
...@@ -349,7 +349,7 @@ static int __init smsc_superio_setup(void) ...@@ -349,7 +349,7 @@ static int __init smsc_superio_setup(void)
SMSC_WRITE_INDEXED(0x00, 0xc7); /* GP47 = nIOWOP */ SMSC_WRITE_INDEXED(0x00, 0xc7); /* GP47 = nIOWOP */
SMSC_WRITE_INDEXED(0x08, 0xe8); /* GP20 = nIDE2_OE */ SMSC_WRITE_INDEXED(0x08, 0xe8); /* GP20 = nIDE2_OE */
/* Exit the configuraton state */ /* Exit the configuration state */
outb(SMSC_EXIT_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR); outb(SMSC_EXIT_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
return 0; return 0;
......
...@@ -6,7 +6,7 @@ ...@@ -6,7 +6,7 @@
* May be copied or modified under the terms of the GNU General Public * May be copied or modified under the terms of the GNU General Public
* License. See linux/COPYING for more information. * License. See linux/COPYING for more information.
* *
* Setup code for an unknown machine (internal peripherials only) * Setup code for an unknown machine (internal peripherals only)
* *
* This is the simplest of all boards, and serves only as a quick and dirty * This is the simplest of all boards, and serves only as a quick and dirty
* method to start debugging a new board during bring-up until proper board * method to start debugging a new board during bring-up until proper board
......
...@@ -115,7 +115,7 @@ static int search_cap(const char **haystack, const char *needle) ...@@ -115,7 +115,7 @@ static int search_cap(const char **haystack, const char *needle)
/** /**
* request_dma_bycap - Allocate a DMA channel based on its capabilities * request_dma_bycap - Allocate a DMA channel based on its capabilities
* @dmac: List of DMA controllers to search * @dmac: List of DMA controllers to search
* @caps: List of capabilites * @caps: List of capabilities
* *
* Search all channels of all DMA controllers to find a channel which * Search all channels of all DMA controllers to find a channel which
* matches the requested capabilities. The result is the channel * matches the requested capabilities. The result is the channel
......
...@@ -28,7 +28,7 @@ ...@@ -28,7 +28,7 @@
* NOTE: ops->xfer() is the preferred way of doing things. However, there * NOTE: ops->xfer() is the preferred way of doing things. However, there
* are some users of the ISA DMA API that exist in common code that we * are some users of the ISA DMA API that exist in common code that we
* don't necessarily want to go out of our way to break, so we still * don't necessarily want to go out of our way to break, so we still
* allow for some compatability at that level. Any new code is strongly * allow for some compatibility at that level. Any new code is strongly
* advised to run far away from the ISA DMA API and use the SH DMA API * advised to run far away from the ISA DMA API and use the SH DMA API
* directly. * directly.
*/ */
......
...@@ -33,7 +33,7 @@ ...@@ -33,7 +33,7 @@
* 9 | HAC1/SSI1 | rec | half done | DMABRGI2 * 9 | HAC1/SSI1 | rec | half done | DMABRGI2
* *
* all can be enabled/disabled in the DMABRGCR register, * all can be enabled/disabled in the DMABRGCR register,
* as well as checked if they occured. * as well as checked if they occurred.
* *
* DMABRGI0 services USB DMA Address errors, but it still must be * DMABRGI0 services USB DMA Address errors, but it still must be
* enabled/acked in the DMABRGCR register. USB-DMA complete indicator * enabled/acked in the DMABRGCR register. USB-DMA complete indicator
......
...@@ -57,7 +57,7 @@ struct pci_channel board_pci_channels[] = { ...@@ -57,7 +57,7 @@ struct pci_channel board_pci_channels[] = {
* *
* Also, we could very easily support both Type 0 and Type 1 configurations * Also, we could very easily support both Type 0 and Type 1 configurations
* here, but since it doesn't seem that there is any such implementation in * here, but since it doesn't seem that there is any such implementation in
* existance, we don't bother. * existence, we don't bother.
* *
* I suppose if someone actually gets around to ripping the chip out of * I suppose if someone actually gets around to ripping the chip out of
* the BBA and hanging some more devices off of it, then this might be * the BBA and hanging some more devices off of it, then this might be
......
...@@ -292,7 +292,7 @@ int __init st40pci_init(unsigned memStart, unsigned memSize) ...@@ -292,7 +292,7 @@ int __init st40pci_init(unsigned memStart, unsigned memSize)
PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
PCI_COMMAND_IO); PCI_COMMAND_IO);
/* Accesse to the 0xb0000000 -> 0xb6000000 area will go through to 0x10000000 -> 0x16000000 /* Access to the 0xb0000000 -> 0xb6000000 area will go through to 0x10000000 -> 0x16000000
* on the PCI bus. This allows a nice 1-1 bus to phys mapping. * on the PCI bus. This allows a nice 1-1 bus to phys mapping.
*/ */
...@@ -315,7 +315,7 @@ int __init st40pci_init(unsigned memStart, unsigned memSize) ...@@ -315,7 +315,7 @@ int __init st40pci_init(unsigned memStart, unsigned memSize)
ST40PCI_WRITE(CSR_MBAR0, 0); ST40PCI_WRITE(CSR_MBAR0, 0);
ST40PCI_WRITE(LSR0, 0x0fff0001); ST40PCI_WRITE(LSR0, 0x0fff0001);
/* ... and set up the initial incomming window to expose all of RAM */ /* ... and set up the initial incoming window to expose all of RAM */
pci_set_rbar_region(7, memStart, memStart, memSize); pci_set_rbar_region(7, memStart, memStart, memSize);
/* Maximise timeout values */ /* Maximise timeout values */
...@@ -473,7 +473,7 @@ static void pci_set_rbar_region(unsigned int region, unsigned long localAddr ...@@ -473,7 +473,7 @@ static void pci_set_rbar_region(unsigned int region, unsigned long localAddr
mask = r2p2(regionSize) - 0x10000; mask = r2p2(regionSize) - 0x10000;
/* Diable the region (in case currently in use, should never happen) */ /* Disable the region (in case currently in use, should never happen) */
ST40PCI_WRITE_INDEXED(RSR, region, 0); ST40PCI_WRITE_INDEXED(RSR, region, 0);
/* Start of local address space to publish */ /* Start of local address space to publish */
......
...@@ -4,7 +4,7 @@ ...@@ -4,7 +4,7 @@
* May be copied or modified under the terms of the GNU General Public * May be copied or modified under the terms of the GNU General Public
* License. See linux/COPYING for more information. * License. See linux/COPYING for more information.
* *
* Defintions for the ST40 PCI hardware. * Definitions for the ST40 PCI hardware.
*/ */
#ifndef __PCI_ST40_H__ #ifndef __PCI_ST40_H__
......
...@@ -130,7 +130,7 @@ static int sh4202_read_vcr(unsigned long base, struct superhyway_vcr_info *vcr) ...@@ -130,7 +130,7 @@ static int sh4202_read_vcr(unsigned long base, struct superhyway_vcr_info *vcr)
* Some modules (PBR and ePBR for instance) also appear to have * Some modules (PBR and ePBR for instance) also appear to have
* VCRL/VCRH flipped in the documentation, but on the SH4-202 * VCRL/VCRH flipped in the documentation, but on the SH4-202
* itself it appears that these are all consistently mapped with * itself it appears that these are all consistently mapped with
* VCRH preceeding VCRL. * VCRH preceding VCRL.
* *
* Do not trust the documentation, for it is evil. * Do not trust the documentation, for it is evil.
*/ */
......
...@@ -31,7 +31,7 @@ ...@@ -31,7 +31,7 @@
*/ */
#if defined(CONFIG_CPU_SH4) #if defined(CONFIG_CPU_SH4)
/* SH4 can't access PCMCIA interface through P2 area. /* SH4 can't access PCMCIA interface through P2 area.
* we must remap it with appropreate attribute bit of the page set. * we must remap it with appropriate attribute bit of the page set.
* this part is based on Greg Banks' hd64465_ss.c implementation - Masahiro Abe */ * this part is based on Greg Banks' hd64465_ss.c implementation - Masahiro Abe */
#if defined(CONFIG_CF_AREA6) #if defined(CONFIG_CF_AREA6)
......
...@@ -38,7 +38,7 @@ static struct hw_interrupt_type maskreg_irq_type = { ...@@ -38,7 +38,7 @@ static struct hw_interrupt_type maskreg_irq_type = {
.end = end_maskreg_irq .end = end_maskreg_irq
}; };
/* actual implementatin */ /* actual implementation */
static unsigned int startup_maskreg_irq(unsigned int irq) static unsigned int startup_maskreg_irq(unsigned int irq)
{ {
enable_maskreg_irq(irq); enable_maskreg_irq(irq);
......
...@@ -138,7 +138,7 @@ restore_fpu(struct task_struct *tsk) ...@@ -138,7 +138,7 @@ restore_fpu(struct task_struct *tsk)
/* /*
* Load the FPU with signalling NANS. This bit pattern we're using * Load the FPU with signalling NANS. This bit pattern we're using
* has the property that no matter wether considered as single or as * has the property that no matter wether considered as single or as
* double precission represents signaling NANS. * double precision represents signaling NANS.
*/ */
static void static void
......
...@@ -2,7 +2,7 @@ ...@@ -2,7 +2,7 @@
* May be copied or modified under the terms of the GNU General Public * May be copied or modified under the terms of the GNU General Public
* License. See linux/COPYING for more information. * License. See linux/COPYING for more information.
* *
* Containes extracts from code by Glenn Engel, Jim Kingdon, * Contains extracts from code by Glenn Engel, Jim Kingdon,
* David Grothe <dave@gcom.com>, Tigran Aivazian <tigran@sco.com>, * David Grothe <dave@gcom.com>, Tigran Aivazian <tigran@sco.com>,
* Amit S. Kale <akale@veritas.com>, William Gatliff <bgat@open-widgets.com>, * Amit S. Kale <akale@veritas.com>, William Gatliff <bgat@open-widgets.com>,
* Ben Lee, Steve Chamberlain and Benoit Miller <fulg@iname.com>. * Ben Lee, Steve Chamberlain and Benoit Miller <fulg@iname.com>.
...@@ -85,7 +85,7 @@ ...@@ -85,7 +85,7 @@
* *
* Responses can be run-length encoded to save space. A '*' means that * Responses can be run-length encoded to save space. A '*' means that
* the next character is an ASCII encoding giving a repeat count which * the next character is an ASCII encoding giving a repeat count which
* stands for that many repititions of the character preceding the '*'. * stands for that many repetitions of the character preceding the '*'.
* The encoding is n+29, yielding a printable character where n >=3 * The encoding is n+29, yielding a printable character where n >=3
* (which is where RLE starts to win). Don't use an n > 126. * (which is where RLE starts to win). Don't use an n > 126.
* *
......
...@@ -513,7 +513,7 @@ static int handle_unaligned_access(u16 instruction, struct pt_regs *regs) ...@@ -513,7 +513,7 @@ static int handle_unaligned_access(u16 instruction, struct pt_regs *regs)
* misaligned data access * misaligned data access
* access to >= 0x80000000 is user mode * access to >= 0x80000000 is user mode
* Unfortuntaly we can't distinguish between instruction address error * Unfortuntaly we can't distinguish between instruction address error
* and data address errors caused by read acceses. * and data address errors caused by read accesses.
*/ */
asmlinkage void do_address_error(struct pt_regs *regs, asmlinkage void do_address_error(struct pt_regs *regs,
unsigned long writeaccess, unsigned long writeaccess,
......
...@@ -148,7 +148,7 @@ fmac(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n) ...@@ -148,7 +148,7 @@ fmac(struct sh_fpu_soft_struct *fregs, struct pt_regs *regs, int m, int n)
return 0; return 0;
} }
// to process fmov's extention (odd n for DR access XD). // to process fmov's extension (odd n for DR access XD).
#define FMOV_EXT(x) if(x&1) x+=16-1 #define FMOV_EXT(x) if(x&1) x+=16-1
static int static int
......
...@@ -112,7 +112,7 @@ static void set_pte_phys(unsigned long addr, unsigned long phys, pgprot_t prot) ...@@ -112,7 +112,7 @@ static void set_pte_phys(unsigned long addr, unsigned long phys, pgprot_t prot)
* As a performance optimization, other platforms preserve the fixmap mapping * As a performance optimization, other platforms preserve the fixmap mapping
* across a context switch, we don't presently do this, but this could be done * across a context switch, we don't presently do this, but this could be done
* in a similar fashion as to the wired TLB interface that sh64 uses (by way * in a similar fashion as to the wired TLB interface that sh64 uses (by way
* of the memorry mapped UTLB configuration) -- this unfortunately forces us to * of the memory mapped UTLB configuration) -- this unfortunately forces us to
* give up a TLB entry for each mapping we want to preserve. While this may be * give up a TLB entry for each mapping we want to preserve. While this may be
* viable for a small number of fixmaps, it's not particularly useful for * viable for a small number of fixmaps, it's not particularly useful for
* everything and needs to be carefully evaluated. (ie, we may want this for * everything and needs to be carefully evaluated. (ie, we may want this for
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment