Commit f2d6f8f8 authored by Thor Thayer's avatar Thor Thayer Committed by Dinh Nguyen

ARM: dts: socfpga: Add SPI Master1 for Arria10 SR chip

Add the Altera Arria10 SPI Master Node in preparation for
the A10SR MFD node.
Signed-off-by: default avatarThor Thayer <tthayer@opensource.altera.com>
Signed-off-by: default avatarDinh Nguyen <dinguyen@opensource.altera.com>
parent ecba2390
...@@ -562,6 +562,21 @@ i2c4: i2c@ffc02600 { ...@@ -562,6 +562,21 @@ i2c4: i2c@ffc02600 {
status = "disabled"; status = "disabled";
}; };
spi1: spi@ffda5000 {
compatible = "snps,dw-apb-ssi";
#address-cells = <1>;
#size-cells = <0>;
reg = <0xffda5000 0x100>;
interrupts = <0 102 4>;
num-chipselect = <4>;
bus-num = <0>;
/*32bit_access;*/
tx-dma-channel = <&pdma 16>;
rx-dma-channel = <&pdma 17>;
clocks = <&spi_m_clk>;
status = "disabled";
};
sdr: sdr@ffc25000 { sdr: sdr@ffc25000 {
compatible = "syscon"; compatible = "syscon";
reg = <0xffcfb100 0x80>; reg = <0xffcfb100 0x80>;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment