kfd_device_queue_manager.c 58.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

24 25
#include <linux/ratelimit.h>
#include <linux/printk.h>
26 27 28 29
#include <linux/slab.h>
#include <linux/list.h>
#include <linux/types.h>
#include <linux/bitops.h>
30
#include <linux/sched.h>
31 32 33 34 35
#include "kfd_priv.h"
#include "kfd_device_queue_manager.h"
#include "kfd_mqd_manager.h"
#include "cik_regs.h"
#include "kfd_kernel_queue.h"
36
#include "amdgpu_amdkfd.h"
37 38 39 40 41 42

/* Size of the per-pipe EOP queue */
#define CIK_HPD_EOP_BYTES_LOG2 11
#define CIK_HPD_EOP_BYTES (1U << CIK_HPD_EOP_BYTES_LOG2)

static int set_pasid_vmid_mapping(struct device_queue_manager *dqm,
43
				  u32 pasid, unsigned int vmid);
44

45 46 47
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
48
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
49
				enum kfd_unmap_queues_filter filter,
50
				uint32_t filter_param, bool reset);
51

52 53
static int map_queues_cpsch(struct device_queue_manager *dqm);

54
static void deallocate_sdma_queue(struct device_queue_manager *dqm,
55
				struct queue *q);
56

57 58 59 60
static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q);
static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q);
static int allocate_sdma_queue(struct device_queue_manager *dqm,
61
				struct queue *q, const uint32_t *restore_sdma_id);
62 63
static void kfd_process_hw_exception(struct work_struct *work);

64 65
static inline
enum KFD_MQD_TYPE get_mqd_type_from_queue_type(enum kfd_queue_type type)
66
{
67
	if (type == KFD_QUEUE_TYPE_SDMA || type == KFD_QUEUE_TYPE_SDMA_XGMI)
68 69
		return KFD_MQD_TYPE_SDMA;
	return KFD_MQD_TYPE_CP;
70 71
}

72 73 74
static bool is_pipe_enabled(struct device_queue_manager *dqm, int mec, int pipe)
{
	int i;
75 76
	int pipe_offset = (mec * dqm->dev->shared_resources.num_pipe_per_mec
		+ pipe) * dqm->dev->shared_resources.num_queue_per_pipe;
77 78 79 80

	/* queue is available for KFD usage if bit is 1 */
	for (i = 0; i <  dqm->dev->shared_resources.num_queue_per_pipe; ++i)
		if (test_bit(pipe_offset + i,
81
			      dqm->dev->shared_resources.cp_queue_bitmap))
82 83 84 85
			return true;
	return false;
}

86
unsigned int get_cp_queues_num(struct device_queue_manager *dqm)
87
{
88
	return bitmap_weight(dqm->dev->shared_resources.cp_queue_bitmap,
89
				KGD_MAX_QUEUES);
90 91
}

92
unsigned int get_queues_per_pipe(struct device_queue_manager *dqm)
93
{
94 95 96 97 98 99
	return dqm->dev->shared_resources.num_queue_per_pipe;
}

unsigned int get_pipes_per_mec(struct device_queue_manager *dqm)
{
	return dqm->dev->shared_resources.num_pipe_per_mec;
100 101
}

102 103
static unsigned int get_num_all_sdma_engines(struct device_queue_manager *dqm)
{
104 105
	return kfd_get_num_sdma_engines(dqm->dev) +
		kfd_get_num_xgmi_sdma_engines(dqm->dev);
106 107
}

108 109
unsigned int get_num_sdma_queues(struct device_queue_manager *dqm)
{
110
	return kfd_get_num_sdma_engines(dqm->dev) *
111
		dqm->dev->device_info.num_sdma_queues_per_engine;
112 113
}

114 115
unsigned int get_num_xgmi_sdma_queues(struct device_queue_manager *dqm)
{
116
	return kfd_get_num_xgmi_sdma_engines(dqm->dev) *
117
		dqm->dev->device_info.num_sdma_queues_per_engine;
118 119
}

120
void program_sh_mem_settings(struct device_queue_manager *dqm,
121 122
					struct qcm_process_device *qpd)
{
123
	return dqm->dev->kfd2kgd->program_sh_mem_settings(
124
						dqm->dev->adev, qpd->vmid,
125 126 127 128 129 130
						qpd->sh_mem_config,
						qpd->sh_mem_ape1_base,
						qpd->sh_mem_ape1_limit,
						qpd->sh_mem_bases);
}

131
static void increment_queue_count(struct device_queue_manager *dqm,
132 133 134 135 136 137 138
			enum kfd_queue_type type)
{
	dqm->active_queue_count++;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count++;
}

139
static void decrement_queue_count(struct device_queue_manager *dqm,
140 141 142 143 144 145 146
			enum kfd_queue_type type)
{
	dqm->active_queue_count--;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count--;
}

147 148 149 150 151 152 153
/*
 * Allocate a doorbell ID to this queue.
 * If doorbell_id is passed in, make sure requested ID is valid then allocate it.
 */
static int allocate_doorbell(struct qcm_process_device *qpd,
			     struct queue *q,
			     uint32_t const *restore_id)
154 155 156
{
	struct kfd_dev *dev = qpd->dqm->dev;

157
	if (!KFD_IS_SOC15(dev)) {
158 159 160
		/* On pre-SOC15 chips we need to use the queue ID to
		 * preserve the user mode ABI.
		 */
161 162 163 164

		if (restore_id && *restore_id != q->properties.queue_id)
			return -EINVAL;

165
		q->doorbell_id = q->properties.queue_id;
166 167
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
168 169 170 171
		/* For SDMA queues on SOC15 with 8-byte doorbell, use static
		 * doorbell assignments based on the engine and queue id.
		 * The doobell index distance between RLC (2*i) and (2*i+1)
		 * for a SDMA engine is 512.
172
		 */
173

174 175 176 177 178 179 180 181 182
		uint32_t *idx_offset = dev->shared_resources.sdma_doorbell_idx;
		uint32_t valid_id = idx_offset[q->properties.sdma_engine_id]
						+ (q->properties.sdma_queue_id & 1)
						* KFD_QUEUE_DOORBELL_MIRROR_OFFSET
						+ (q->properties.sdma_queue_id >> 1);

		if (restore_id && *restore_id != valid_id)
			return -EINVAL;
		q->doorbell_id = valid_id;
183
	} else {
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
		/* For CP queues on SOC15 */
		if (restore_id) {
			/* make sure that ID is free  */
			if (__test_and_set_bit(*restore_id, qpd->doorbell_bitmap))
				return -EINVAL;

			q->doorbell_id = *restore_id;
		} else {
			/* or reserve a free doorbell ID */
			unsigned int found;

			found = find_first_zero_bit(qpd->doorbell_bitmap,
						KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
			if (found >= KFD_MAX_NUM_OF_QUEUES_PER_PROCESS) {
				pr_debug("No doorbells available");
				return -EBUSY;
			}
			set_bit(found, qpd->doorbell_bitmap);
			q->doorbell_id = found;
203 204 205 206
		}
	}

	q->properties.doorbell_off =
207
		kfd_get_doorbell_dw_offset_in_bar(dev, qpd_to_pdd(qpd),
208 209 210 211 212 213 214 215 216 217
					  q->doorbell_id);
	return 0;
}

static void deallocate_doorbell(struct qcm_process_device *qpd,
				struct queue *q)
{
	unsigned int old;
	struct kfd_dev *dev = qpd->dqm->dev;

218
	if (!KFD_IS_SOC15(dev) ||
219 220
	    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
	    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
221 222 223 224 225 226
		return;

	old = test_and_clear_bit(q->doorbell_id, qpd->doorbell_bitmap);
	WARN_ON(!old);
}

227 228 229 230 231
static void program_trap_handler_settings(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd)
{
	if (dqm->dev->kfd2kgd->program_trap_handler_settings)
		dqm->dev->kfd2kgd->program_trap_handler_settings(
232
						dqm->dev->adev, qpd->vmid,
233 234 235
						qpd->tba_addr, qpd->tma_addr);
}

236 237 238 239
static int allocate_vmid(struct device_queue_manager *dqm,
			struct qcm_process_device *qpd,
			struct queue *q)
{
240
	int allocated_vmid = -1, i;
241

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	for (i = dqm->dev->vm_info.first_vmid_kfd;
			i <= dqm->dev->vm_info.last_vmid_kfd; i++) {
		if (!dqm->vmid_pasid[i]) {
			allocated_vmid = i;
			break;
		}
	}

	if (allocated_vmid < 0) {
		pr_err("no more vmid to allocate\n");
		return -ENOSPC;
	}

	pr_debug("vmid allocated: %d\n", allocated_vmid);

	dqm->vmid_pasid[allocated_vmid] = q->process->pasid;
258

259
	set_pasid_vmid_mapping(dqm, q->process->pasid, allocated_vmid);
260 261 262 263 264 265

	qpd->vmid = allocated_vmid;
	q->properties.vmid = allocated_vmid;

	program_sh_mem_settings(dqm, qpd);

266
	if (KFD_IS_SOC15(dqm->dev) && dqm->dev->cwsr_enabled)
267 268
		program_trap_handler_settings(dqm, qpd);

269 270 271
	/* qpd->page_table_base is set earlier when register_process()
	 * is called, i.e. when the first queue is created.
	 */
272
	dqm->dev->kfd2kgd->set_vm_context_page_table_base(dqm->dev->adev,
273 274 275
			qpd->vmid,
			qpd->page_table_base);
	/* invalidate the VM context after pasid and vmid mapping is set up */
276
	kfd_flush_tlb(qpd_to_pdd(qpd), TLB_FLUSH_LEGACY);
277

278
	if (dqm->dev->kfd2kgd->set_scratch_backing_va)
279
		dqm->dev->kfd2kgd->set_scratch_backing_va(dqm->dev->adev,
280
				qpd->sh_hidden_private_base, qpd->vmid);
281

282 283 284
	return 0;
}

285 286 287
static int flush_texture_cache_nocpsch(struct kfd_dev *kdev,
				struct qcm_process_device *qpd)
{
288
	const struct packet_manager_funcs *pmf = qpd->dqm->packet_mgr.pmf;
289
	int ret;
290 291 292 293

	if (!qpd->ib_kaddr)
		return -ENOMEM;

294 295 296
	ret = pmf->release_mem(qpd->ib_base, (uint32_t *)qpd->ib_kaddr);
	if (ret)
		return ret;
297

298
	return amdgpu_amdkfd_submit_ib(kdev->adev, KGD_ENGINE_MEC1, qpd->vmid,
299 300
				qpd->ib_base, (uint32_t *)qpd->ib_kaddr,
				pmf->release_mem_size / sizeof(uint32_t));
301 302
}

303 304 305 306
static void deallocate_vmid(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
307
	/* On GFX v7, CP doesn't flush TC at dequeue */
308
	if (q->device->adev->asic_type == CHIP_HAWAII)
309 310 311
		if (flush_texture_cache_nocpsch(q->device, qpd))
			pr_err("Failed to flush TC\n");

312
	kfd_flush_tlb(qpd_to_pdd(qpd), TLB_FLUSH_LEGACY);
313

314 315
	/* Release the vmid mapping */
	set_pasid_vmid_mapping(dqm, 0, qpd->vmid);
316
	dqm->vmid_pasid[qpd->vmid] = 0;
317

318 319 320 321 322 323
	qpd->vmid = 0;
	q->properties.vmid = 0;
}

static int create_queue_nocpsch(struct device_queue_manager *dqm,
				struct queue *q,
324
				struct qcm_process_device *qpd,
325
				const struct kfd_criu_queue_priv_data *qd,
326
				const void *restore_mqd, const void *restore_ctl_stack)
327
{
328
	struct mqd_manager *mqd_mgr;
329 330
	int retval;

331
	dqm_lock(dqm);
332

333
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
334
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
335
				dqm->total_queue_count);
336 337
		retval = -EPERM;
		goto out_unlock;
338 339
	}

340 341
	if (list_empty(&qpd->queues_list)) {
		retval = allocate_vmid(dqm, qpd, q);
342 343
		if (retval)
			goto out_unlock;
344 345
	}
	q->properties.vmid = qpd->vmid;
346
	/*
347 348 349
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
350
	 */
351
	q->properties.is_evicted = !!qpd->evicted;
352

353 354 355
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;

356 357
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
358 359 360 361 362 363 364 365
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		retval = allocate_hqd(dqm, q);
		if (retval)
			goto deallocate_vmid;
		pr_debug("Loading mqd to hqd on pipe %d, queue %d\n",
			q->pipe, q->queue);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
366
		retval = allocate_sdma_queue(dqm, q, qd ? &qd->sdma_id : NULL);
367 368 369 370 371
		if (retval)
			goto deallocate_vmid;
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
	}

372
	retval = allocate_doorbell(qpd, q, qd ? &qd->doorbell_id : NULL);
373 374 375
	if (retval)
		goto out_deallocate_hqd;

376 377
	/* Temporarily release dqm lock to avoid a circular lock dependency */
	dqm_unlock(dqm);
378
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
379 380
	dqm_lock(dqm);

381 382 383 384
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
385 386 387

	if (qd)
		mqd_mgr->restore_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj, &q->gart_mqd_addr,
388 389
				     &q->properties, restore_mqd, restore_ctl_stack,
				     qd->ctl_stack_size);
390 391 392 393
	else
		mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
					&q->gart_mqd_addr, &q->properties);

394
	if (q->properties.is_active) {
395 396 397 398
		if (!dqm->sched_running) {
			WARN_ONCE(1, "Load non-HWS mqd while stopped\n");
			goto add_queue_to_list;
		}
399 400 401 402 403 404 405 406

		if (WARN(q->process->mm != current->mm,
					"should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
					q->queue, &q->properties, current->mm);
		if (retval)
407
			goto out_free_mqd;
408 409
	}

410
add_queue_to_list:
411
	list_add(&q->list, &qpd->queues_list);
412
	qpd->queue_count++;
413
	if (q->properties.is_active)
414
		increment_queue_count(dqm, q->properties.type);
415

416 417 418 419 420 421 422
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
423
	goto out_unlock;
424

425 426
out_free_mqd:
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
427 428 429 430 431 432 433 434 435 436 437
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
out_deallocate_hqd:
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
		deallocate_hqd(dqm, q);
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		deallocate_sdma_queue(dqm, q);
deallocate_vmid:
	if (list_empty(&qpd->queues_list))
		deallocate_vmid(dqm, qpd, q);
438
out_unlock:
439
	dqm_unlock(dqm);
440
	return retval;
441 442 443 444 445
}

static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q)
{
	bool set;
446
	int pipe, bit, i;
447 448 449

	set = false;

450 451
	for (pipe = dqm->next_pipe_to_allocate, i = 0;
			i < get_pipes_per_mec(dqm);
452 453 454 455 456
			pipe = ((pipe + 1) % get_pipes_per_mec(dqm)), ++i) {

		if (!is_pipe_enabled(dqm, 0, pipe))
			continue;

457
		if (dqm->allocated_queues[pipe] != 0) {
458 459
			bit = ffs(dqm->allocated_queues[pipe]) - 1;
			dqm->allocated_queues[pipe] &= ~(1 << bit);
460 461 462 463 464 465 466
			q->pipe = pipe;
			q->queue = bit;
			set = true;
			break;
		}
	}

467
	if (!set)
468 469
		return -EBUSY;

470
	pr_debug("hqd slot - pipe %d, queue %d\n", q->pipe, q->queue);
471
	/* horizontal hqd allocation */
472
	dqm->next_pipe_to_allocate = (pipe + 1) % get_pipes_per_mec(dqm);
473 474 475 476 477 478 479

	return 0;
}

static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q)
{
480
	dqm->allocated_queues[q->pipe] |= (1 << q->queue);
481 482
}

483 484 485 486
/* Access to DQM has to be locked before calling destroy_queue_nocpsch_locked
 * to avoid asynchronized access
 */
static int destroy_queue_nocpsch_locked(struct device_queue_manager *dqm,
487 488 489 490
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
491
	struct mqd_manager *mqd_mgr;
492

493 494
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
495

496
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
497
		deallocate_hqd(dqm, q);
498
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
499
		deallocate_sdma_queue(dqm, q);
500
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
501
		deallocate_sdma_queue(dqm, q);
502
	else {
503
		pr_debug("q->properties.type %d is invalid\n",
504
				q->properties.type);
505
		return -EINVAL;
506
	}
507
	dqm->total_queue_count--;
508

509 510
	deallocate_doorbell(qpd, q);

511 512 513 514 515
	if (!dqm->sched_running) {
		WARN_ONCE(1, "Destroy non-HWS queue while stopped\n");
		return 0;
	}

516
	retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
517
				KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
518
				KFD_UNMAP_LATENCY_MS,
519
				q->pipe, q->queue);
520 521
	if (retval == -ETIME)
		qpd->reset_wavefronts = true;
522 523

	list_del(&q->list);
524 525 526 527 528 529 530 531 532 533 534 535
	if (list_empty(&qpd->queues_list)) {
		if (qpd->reset_wavefronts) {
			pr_warn("Resetting wave fronts (nocpsch) on dev %p\n",
					dqm->dev);
			/* dbgdev_wave_reset_wavefronts has to be called before
			 * deallocate_vmid(), i.e. when vmid is still in use.
			 */
			dbgdev_wave_reset_wavefronts(dqm->dev,
					qpd->pqm->process);
			qpd->reset_wavefronts = false;
		}

536
		deallocate_vmid(dqm, qpd, q);
537
	}
538
	qpd->queue_count--;
539
	if (q->properties.is_active) {
540
		decrement_queue_count(dqm, q->properties.type);
541 542 543 544 545
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
	}
546

547 548
	return retval;
}
549

550 551 552 553 554
static int destroy_queue_nocpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
555 556
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);
557 558
	struct mqd_manager *mqd_mgr =
		dqm->mqd_mgrs[get_mqd_type_from_queue_type(q->properties.type)];
559 560 561 562

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
563
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
564 565 566 567 568
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
569

570
	dqm_lock(dqm);
571
	retval = destroy_queue_nocpsch_locked(dqm, qpd, q);
572 573
	if (!retval)
		pdd->sdma_past_activity_counter += sdma_val;
574
	dqm_unlock(dqm);
575

576 577
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);

578 579 580
	return retval;
}

581 582
static int update_queue(struct device_queue_manager *dqm, struct queue *q,
			struct mqd_update_info *minfo)
583
{
584
	int retval = 0;
585
	struct mqd_manager *mqd_mgr;
586
	struct kfd_process_device *pdd;
587
	bool prev_active = false;
588

589
	dqm_lock(dqm);
590 591 592 593 594
	pdd = kfd_get_process_device_data(q->device, q->process);
	if (!pdd) {
		retval = -ENODEV;
		goto out_unlock;
	}
595 596
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
597

598 599 600 601
	/* Save previous activity state for counters */
	prev_active = q->properties.is_active;

	/* Make sure the queue is unmapped before updating the MQD */
602
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
603
		retval = unmap_queues_cpsch(dqm,
604
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0, false);
605
		if (retval) {
606 607 608
			pr_err("unmap queue failed\n");
			goto out_unlock;
		}
609
	} else if (prev_active &&
610
		   (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
611 612
		    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
613 614 615 616 617 618

		if (!dqm->sched_running) {
			WARN_ONCE(1, "Update non-HWS queue while stopped\n");
			goto out_unlock;
		}

619
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
620 621 622
				(dqm->dev->cwsr_enabled?
				 KFD_PREEMPT_TYPE_WAVEFRONT_SAVE:
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN),
623 624 625 626 627 628 629
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval) {
			pr_err("destroy mqd failed\n");
			goto out_unlock;
		}
	}

630
	mqd_mgr->update_mqd(mqd_mgr, q->mqd, &q->properties, minfo);
631

632 633 634
	/*
	 * check active state vs. the previous state and modify
	 * counter accordingly. map_queues_cpsch uses the
635
	 * dqm->active_queue_count to determine whether a new runlist must be
636 637 638
	 * uploaded.
	 */
	if (q->properties.is_active && !prev_active)
639
		increment_queue_count(dqm, q->properties.type);
640
	else if (!q->properties.is_active && prev_active)
641
		decrement_queue_count(dqm, q->properties.type);
642

643 644 645 646 647 648 649 650 651 652 653 654 655 656
	if (q->gws && !q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count++;
			pdd->qpd.mapped_gws_queue = true;
		}
		q->properties.is_gws = true;
	} else if (!q->gws && q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count--;
			pdd->qpd.mapped_gws_queue = false;
		}
		q->properties.is_gws = false;
	}

657
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS)
658
		retval = map_queues_cpsch(dqm);
659
	else if (q->properties.is_active &&
660
		 (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
661 662
		  q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		  q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
663 664 665 666 667 668 669 670
		if (WARN(q->process->mm != current->mm,
			 "should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd,
						   q->pipe, q->queue,
						   &q->properties, current->mm);
	}
671

672
out_unlock:
673
	dqm_unlock(dqm);
674 675 676
	return retval;
}

677 678 679 680
static int evict_process_queues_nocpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
681
	struct mqd_manager *mqd_mgr;
682
	struct kfd_process_device *pdd;
683
	int retval, ret = 0;
684

685
	dqm_lock(dqm);
686 687 688 689
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
690
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
691 692
			    pdd->process->pasid);

693
	pdd->last_evict_timestamp = get_jiffies_64();
694 695 696
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
697
	list_for_each_entry(q, &qpd->queues_list, list) {
698
		q->properties.is_evicted = true;
699 700
		if (!q->properties.is_active)
			continue;
701

702 703
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
704
		q->properties.is_active = false;
705
		decrement_queue_count(dqm, q->properties.type);
706 707 708 709
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
710 711 712 713

		if (WARN_ONCE(!dqm->sched_running, "Evict when stopped\n"))
			continue;

714
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
715 716 717
				(dqm->dev->cwsr_enabled?
				 KFD_PREEMPT_TYPE_WAVEFRONT_SAVE:
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN),
718
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
719 720 721 722 723
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
724 725 726
	}

out:
727
	dqm_unlock(dqm);
728
	return ret;
729 730 731 732 733 734 735 736 737
}

static int evict_process_queues_cpsch(struct device_queue_manager *dqm,
				      struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
	int retval = 0;

738
	dqm_lock(dqm);
739 740 741 742
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
743
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
744 745
			    pdd->process->pasid);

746 747 748
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
749
	list_for_each_entry(q, &qpd->queues_list, list) {
750
		q->properties.is_evicted = true;
751 752
		if (!q->properties.is_active)
			continue;
753

754
		q->properties.is_active = false;
755
		decrement_queue_count(dqm, q->properties.type);
756
	}
757
	pdd->last_evict_timestamp = get_jiffies_64();
758 759 760 761 762 763
	retval = execute_queues_cpsch(dqm,
				qpd->is_debug ?
				KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES :
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);

out:
764
	dqm_unlock(dqm);
765 766 767 768 769 770
	return retval;
}

static int restore_process_queues_nocpsch(struct device_queue_manager *dqm,
					  struct qcm_process_device *qpd)
{
771
	struct mm_struct *mm = NULL;
772
	struct queue *q;
773
	struct mqd_manager *mqd_mgr;
774
	struct kfd_process_device *pdd;
775
	uint64_t pd_base;
776
	uint64_t eviction_duration;
777
	int retval, ret = 0;
778 779 780

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
781
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
782

783
	dqm_lock(dqm);
784 785 786 787 788 789 790
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

791
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
792 793 794 795
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
796
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
797 798 799

	if (!list_empty(&qpd->queues_list)) {
		dqm->dev->kfd2kgd->set_vm_context_page_table_base(
800
				dqm->dev->adev,
801 802
				qpd->vmid,
				qpd->page_table_base);
803
		kfd_flush_tlb(pdd, TLB_FLUSH_LEGACY);
804 805
	}

806 807 808 809 810
	/* Take a safe reference to the mm_struct, which may otherwise
	 * disappear even while the kfd_process is still referenced.
	 */
	mm = get_task_mm(pdd->process->lead_thread);
	if (!mm) {
811
		ret = -EFAULT;
812 813 814
		goto out;
	}

815 816 817
	/* Remove the eviction flags. Activate queues that are not
	 * inactive for other reasons.
	 */
818
	list_for_each_entry(q, &qpd->queues_list, list) {
819 820
		q->properties.is_evicted = false;
		if (!QUEUE_IS_ACTIVE(q->properties))
821
			continue;
822

823 824
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
825
		q->properties.is_active = true;
826
		increment_queue_count(dqm, q->properties.type);
827 828 829 830
		if (q->properties.is_gws) {
			dqm->gws_queue_count++;
			qpd->mapped_gws_queue = true;
		}
831 832 833 834

		if (WARN_ONCE(!dqm->sched_running, "Restore when stopped\n"))
			continue;

835
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
836
				       q->queue, &q->properties, mm);
837 838 839 840 841
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
842 843
	}
	qpd->evicted = 0;
844 845
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
846
out:
847 848
	if (mm)
		mmput(mm);
849
	dqm_unlock(dqm);
850
	return ret;
851 852 853 854 855 856 857
}

static int restore_process_queues_cpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
858
	uint64_t pd_base;
859
	uint64_t eviction_duration;
860 861 862 863
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
864
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
865

866
	dqm_lock(dqm);
867 868 869 870 871 872 873
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

874
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
875 876 877 878
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
879
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
880 881 882 883

	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		q->properties.is_evicted = false;
884 885 886
		if (!QUEUE_IS_ACTIVE(q->properties))
			continue;

887
		q->properties.is_active = true;
888
		increment_queue_count(dqm, q->properties.type);
889 890 891
	}
	retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
892
	qpd->evicted = 0;
893 894
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
895
out:
896
	dqm_unlock(dqm);
897 898 899
	return retval;
}

900
static int register_process(struct device_queue_manager *dqm,
901 902 903
					struct qcm_process_device *qpd)
{
	struct device_process_node *n;
904
	struct kfd_process_device *pdd;
905
	uint64_t pd_base;
906
	int retval;
907

908
	n = kzalloc(sizeof(*n), GFP_KERNEL);
909 910 911 912 913
	if (!n)
		return -ENOMEM;

	n->qpd = qpd;

914 915
	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
916
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
917

918
	dqm_lock(dqm);
919 920
	list_add(&n->list, &dqm->queues);

921 922
	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
923
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
924

925
	retval = dqm->asic_ops.update_qpd(dqm, qpd);
926

927
	dqm->processes_count++;
928

929
	dqm_unlock(dqm);
930

931 932 933 934 935
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	kfd_inc_compute_active(dqm->dev);

936
	return retval;
937 938
}

939
static int unregister_process(struct device_queue_manager *dqm,
940 941 942 943 944
					struct qcm_process_device *qpd)
{
	int retval;
	struct device_process_node *cur, *next;

945 946
	pr_debug("qpd->queues_list is %s\n",
			list_empty(&qpd->queues_list) ? "empty" : "not empty");
947 948

	retval = 0;
949
	dqm_lock(dqm);
950 951 952 953

	list_for_each_entry_safe(cur, next, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
954
			kfree(cur);
955
			dqm->processes_count--;
956 957 958 959 960 961
			goto out;
		}
	}
	/* qpd not found in dqm list */
	retval = 1;
out:
962
	dqm_unlock(dqm);
963 964 965 966 967 968 969

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (!retval)
		kfd_dec_compute_active(dqm->dev);

970 971 972 973
	return retval;
}

static int
974
set_pasid_vmid_mapping(struct device_queue_manager *dqm, u32 pasid,
975 976
			unsigned int vmid)
{
977
	return dqm->dev->kfd2kgd->set_pasid_vmid_mapping(
978
						dqm->dev->adev, pasid, vmid);
979 980
}

981 982 983 984
static void init_interrupts(struct device_queue_manager *dqm)
{
	unsigned int i;

985 986
	for (i = 0 ; i < get_pipes_per_mec(dqm) ; i++)
		if (is_pipe_enabled(dqm, 0, i))
987
			dqm->dev->kfd2kgd->init_interrupts(dqm->dev->adev, i);
988 989
}

990 991
static int initialize_nocpsch(struct device_queue_manager *dqm)
{
992
	int pipe, queue;
993

994
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
995

996 997 998 999 1000
	dqm->allocated_queues = kcalloc(get_pipes_per_mec(dqm),
					sizeof(unsigned int), GFP_KERNEL);
	if (!dqm->allocated_queues)
		return -ENOMEM;

1001
	mutex_init(&dqm->lock_hidden);
1002
	INIT_LIST_HEAD(&dqm->queues);
1003
	dqm->active_queue_count = dqm->next_pipe_to_allocate = 0;
1004
	dqm->active_cp_queue_count = 0;
1005
	dqm->gws_queue_count = 0;
1006

1007 1008 1009 1010 1011
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++)
			if (test_bit(pipe_offset + queue,
1012
				     dqm->dev->shared_resources.cp_queue_bitmap))
1013 1014
				dqm->allocated_queues[pipe] |= 1 << queue;
	}
1015

1016 1017
	memset(dqm->vmid_pasid, 0, sizeof(dqm->vmid_pasid));

1018 1019
	dqm->sdma_bitmap = ~0ULL >> (64 - get_num_sdma_queues(dqm));
	dqm->xgmi_sdma_bitmap = ~0ULL >> (64 - get_num_xgmi_sdma_queues(dqm));
1020 1021 1022 1023

	return 0;
}

1024
static void uninitialize(struct device_queue_manager *dqm)
1025
{
1026 1027
	int i;

1028
	WARN_ON(dqm->active_queue_count > 0 || dqm->processes_count > 0);
1029 1030

	kfree(dqm->allocated_queues);
1031
	for (i = 0 ; i < KFD_MQD_TYPE_MAX ; i++)
1032
		kfree(dqm->mqd_mgrs[i]);
1033
	mutex_destroy(&dqm->lock_hidden);
1034 1035 1036 1037
}

static int start_nocpsch(struct device_queue_manager *dqm)
{
1038 1039
	int r = 0;

1040
	pr_info("SW scheduler is used");
1041
	init_interrupts(dqm);
1042
	
1043
	if (dqm->dev->adev->asic_type == CHIP_HAWAII)
1044 1045 1046
		r = pm_init(&dqm->packet_mgr, dqm);
	if (!r)
		dqm->sched_running = true;
1047

1048
	return r;
1049 1050 1051 1052
}

static int stop_nocpsch(struct device_queue_manager *dqm)
{
1053
	if (dqm->dev->adev->asic_type == CHIP_HAWAII)
1054
		pm_uninit(&dqm->packet_mgr, false);
1055 1056
	dqm->sched_running = false;

1057 1058 1059
	return 0;
}

1060 1061 1062 1063 1064 1065 1066
static void pre_reset(struct device_queue_manager *dqm)
{
	dqm_lock(dqm);
	dqm->is_resetting = true;
	dqm_unlock(dqm);
}

1067
static int allocate_sdma_queue(struct device_queue_manager *dqm,
1068
				struct queue *q, const uint32_t *restore_sdma_id)
1069 1070 1071
{
	int bit;

1072
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1073 1074
		if (dqm->sdma_bitmap == 0) {
			pr_err("No more SDMA queue to allocate\n");
1075
			return -ENOMEM;
1076 1077
		}

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
		if (restore_sdma_id) {
			/* Re-use existing sdma_id */
			if (!(dqm->sdma_bitmap & (1ULL << *restore_sdma_id))) {
				pr_err("SDMA queue already in use\n");
				return -EBUSY;
			}
			dqm->sdma_bitmap &= ~(1ULL << *restore_sdma_id);
			q->sdma_id = *restore_sdma_id;
		} else {
			/* Find first available sdma_id */
			bit = __ffs64(dqm->sdma_bitmap);
			dqm->sdma_bitmap &= ~(1ULL << bit);
			q->sdma_id = bit;
		}

1093
		q->properties.sdma_engine_id = q->sdma_id %
1094
				kfd_get_num_sdma_engines(dqm->dev);
1095
		q->properties.sdma_queue_id = q->sdma_id /
1096
				kfd_get_num_sdma_engines(dqm->dev);
1097
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1098 1099
		if (dqm->xgmi_sdma_bitmap == 0) {
			pr_err("No more XGMI SDMA queue to allocate\n");
1100
			return -ENOMEM;
1101
		}
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
		if (restore_sdma_id) {
			/* Re-use existing sdma_id */
			if (!(dqm->xgmi_sdma_bitmap & (1ULL << *restore_sdma_id))) {
				pr_err("SDMA queue already in use\n");
				return -EBUSY;
			}
			dqm->xgmi_sdma_bitmap &= ~(1ULL << *restore_sdma_id);
			q->sdma_id = *restore_sdma_id;
		} else {
			bit = __ffs64(dqm->xgmi_sdma_bitmap);
			dqm->xgmi_sdma_bitmap &= ~(1ULL << bit);
			q->sdma_id = bit;
		}
1115 1116 1117 1118 1119 1120
		/* sdma_engine_id is sdma id including
		 * both PCIe-optimized SDMAs and XGMI-
		 * optimized SDMAs. The calculation below
		 * assumes the first N engines are always
		 * PCIe-optimized ones
		 */
1121 1122 1123
		q->properties.sdma_engine_id =
			kfd_get_num_sdma_engines(dqm->dev) +
			q->sdma_id % kfd_get_num_xgmi_sdma_engines(dqm->dev);
1124
		q->properties.sdma_queue_id = q->sdma_id /
1125
			kfd_get_num_xgmi_sdma_engines(dqm->dev);
1126
	}
1127 1128 1129

	pr_debug("SDMA engine id: %d\n", q->properties.sdma_engine_id);
	pr_debug("SDMA queue id: %d\n", q->properties.sdma_queue_id);
1130 1131 1132 1133 1134

	return 0;
}

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
1135
				struct queue *q)
1136
{
1137 1138 1139 1140 1141 1142 1143 1144 1145
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (q->sdma_id >= get_num_sdma_queues(dqm))
			return;
		dqm->sdma_bitmap |= (1ULL << q->sdma_id);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (q->sdma_id >= get_num_xgmi_sdma_queues(dqm))
			return;
		dqm->xgmi_sdma_bitmap |= (1ULL << q->sdma_id);
	}
1146 1147
}

1148 1149 1150 1151 1152 1153
/*
 * Device Queue Manager implementation for cp scheduler
 */

static int set_sched_resources(struct device_queue_manager *dqm)
{
1154
	int i, mec;
1155 1156
	struct scheduling_resources res;

1157
	res.vmid_mask = dqm->dev->shared_resources.compute_vmid_bitmap;
1158 1159 1160 1161 1162 1163

	res.queue_mask = 0;
	for (i = 0; i < KGD_MAX_QUEUES; ++i) {
		mec = (i / dqm->dev->shared_resources.num_queue_per_pipe)
			/ dqm->dev->shared_resources.num_pipe_per_mec;

1164
		if (!test_bit(i, dqm->dev->shared_resources.cp_queue_bitmap))
1165 1166 1167 1168 1169 1170 1171 1172
			continue;

		/* only acquire queues from the first MEC */
		if (mec > 0)
			continue;

		/* This situation may be hit in the future if a new HW
		 * generation exposes more than 64 queues. If so, the
1173 1174
		 * definition of res.queue_mask needs updating
		 */
1175
		if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) {
1176 1177 1178 1179
			pr_err("Invalid queue enabled by amdgpu: %d\n", i);
			break;
		}

1180 1181
		res.queue_mask |= 1ull
			<< amdgpu_queue_mask_bit_to_set_resource_bit(
1182
				dqm->dev->adev, i);
1183
	}
1184 1185
	res.gws_mask = ~0ull;
	res.oac_mask = res.gds_heap_base = res.gds_heap_size = 0;
1186

1187 1188 1189
	pr_debug("Scheduling resources:\n"
			"vmid mask: 0x%8X\n"
			"queue mask: 0x%8llX\n",
1190 1191
			res.vmid_mask, res.queue_mask);

1192
	return pm_send_set_resources(&dqm->packet_mgr, &res);
1193 1194 1195 1196
}

static int initialize_cpsch(struct device_queue_manager *dqm)
{
1197 1198 1199
	uint64_t num_sdma_queues;
	uint64_t num_xgmi_sdma_queues;

1200
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1201

1202
	mutex_init(&dqm->lock_hidden);
1203
	INIT_LIST_HEAD(&dqm->queues);
1204
	dqm->active_queue_count = dqm->processes_count = 0;
1205
	dqm->active_cp_queue_count = 0;
1206
	dqm->gws_queue_count = 0;
1207
	dqm->active_runlist = false;
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219

	num_sdma_queues = get_num_sdma_queues(dqm);
	if (num_sdma_queues >= BITS_PER_TYPE(dqm->sdma_bitmap))
		dqm->sdma_bitmap = ULLONG_MAX;
	else
		dqm->sdma_bitmap = (BIT_ULL(num_sdma_queues) - 1);

	num_xgmi_sdma_queues = get_num_xgmi_sdma_queues(dqm);
	if (num_xgmi_sdma_queues >= BITS_PER_TYPE(dqm->xgmi_sdma_bitmap))
		dqm->xgmi_sdma_bitmap = ULLONG_MAX;
	else
		dqm->xgmi_sdma_bitmap = (BIT_ULL(num_xgmi_sdma_queues) - 1);
1220

1221 1222
	INIT_WORK(&dqm->hw_exception_work, kfd_process_hw_exception);

1223
	return 0;
1224 1225 1226 1227 1228 1229 1230 1231
}

static int start_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	retval = 0;

1232
	dqm_lock(dqm);
1233
	retval = pm_init(&dqm->packet_mgr, dqm);
1234
	if (retval)
1235 1236 1237
		goto fail_packet_manager_init;

	retval = set_sched_resources(dqm);
1238
	if (retval)
1239 1240
		goto fail_set_sched_resources;

1241
	pr_debug("Allocating fence memory\n");
1242 1243

	/* allocate fence memory on the gart */
1244 1245
	retval = kfd_gtt_sa_allocate(dqm->dev, sizeof(*dqm->fence_addr),
					&dqm->fence_mem);
1246

1247
	if (retval)
1248 1249
		goto fail_allocate_vidmem;

1250
	dqm->fence_addr = (uint64_t *)dqm->fence_mem->cpu_ptr;
1251
	dqm->fence_gpu_addr = dqm->fence_mem->gpu_addr;
1252 1253 1254

	init_interrupts(dqm);

1255 1256
	/* clear hang status when driver try to start the hw scheduler */
	dqm->is_hws_hang = false;
1257
	dqm->is_resetting = false;
1258
	dqm->sched_running = true;
1259
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1260
	dqm_unlock(dqm);
1261 1262 1263 1264

	return 0;
fail_allocate_vidmem:
fail_set_sched_resources:
1265
	pm_uninit(&dqm->packet_mgr, false);
1266
fail_packet_manager_init:
1267
	dqm_unlock(dqm);
1268 1269 1270 1271 1272
	return retval;
}

static int stop_cpsch(struct device_queue_manager *dqm)
{
1273 1274
	bool hanging;

1275
	dqm_lock(dqm);
1276 1277 1278 1279 1280
	if (!dqm->sched_running) {
		dqm_unlock(dqm);
		return 0;
	}

1281
	if (!dqm->is_hws_hang)
1282
		unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0, false);
1283
	hanging = dqm->is_hws_hang || dqm->is_resetting;
1284
	dqm->sched_running = false;
1285

1286
	pm_release_ib(&dqm->packet_mgr);
1287

1288
	kfd_gtt_sa_free(dqm->dev, dqm->fence_mem);
1289
	pm_uninit(&dqm->packet_mgr, hanging);
1290
	dqm_unlock(dqm);
1291 1292 1293 1294 1295 1296 1297 1298

	return 0;
}

static int create_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1299
	dqm_lock(dqm);
1300
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1301
		pr_warn("Can't create new kernel queue because %d queues were already created\n",
1302
				dqm->total_queue_count);
1303
		dqm_unlock(dqm);
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
		return -EPERM;
	}

	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1315
	list_add(&kq->list, &qpd->priv_queue_list);
1316
	increment_queue_count(dqm, kq->queue->properties.type);
1317
	qpd->is_debug = true;
1318
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1319
	dqm_unlock(dqm);
1320 1321 1322 1323 1324 1325 1326 1327

	return 0;
}

static void destroy_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1328
	dqm_lock(dqm);
1329
	list_del(&kq->list);
1330
	decrement_queue_count(dqm, kq->queue->properties.type);
1331
	qpd->is_debug = false;
1332
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1333 1334 1335 1336
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type.
	 */
1337
	dqm->total_queue_count--;
1338 1339
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1340
	dqm_unlock(dqm);
1341 1342 1343
}

static int create_queue_cpsch(struct device_queue_manager *dqm, struct queue *q,
1344
			struct qcm_process_device *qpd,
1345
			const struct kfd_criu_queue_priv_data *qd,
1346
			const void *restore_mqd, const void *restore_ctl_stack)
1347 1348
{
	int retval;
1349
	struct mqd_manager *mqd_mgr;
1350

1351
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1352
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
1353
				dqm->total_queue_count);
1354 1355
		retval = -EPERM;
		goto out;
1356 1357
	}

1358 1359
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1360
		dqm_lock(dqm);
1361
		retval = allocate_sdma_queue(dqm, q, qd ? &qd->sdma_id : NULL);
1362
		dqm_unlock(dqm);
1363
		if (retval)
1364
			goto out;
1365
	}
1366

1367
	retval = allocate_doorbell(qpd, q, qd ? &qd->doorbell_id : NULL);
1368 1369 1370
	if (retval)
		goto out_deallocate_sdma_queue;

1371 1372
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1373

1374 1375 1376
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
1377 1378
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;
1379 1380 1381 1382 1383
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
1384 1385 1386 1387 1388 1389 1390 1391

	dqm_lock(dqm);
	/*
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
	 */
	q->properties.is_evicted = !!qpd->evicted;
1392 1393 1394

	if (qd)
		mqd_mgr->restore_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj, &q->gart_mqd_addr,
1395 1396
				     &q->properties, restore_mqd, restore_ctl_stack,
				     qd->ctl_stack_size);
1397 1398 1399
	else
		mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
					&q->gart_mqd_addr, &q->properties);
1400

1401
	list_add(&q->list, &qpd->queues_list);
1402
	qpd->queue_count++;
1403

1404
	if (q->properties.is_active) {
1405 1406
		increment_queue_count(dqm, q->properties.type);

1407
		execute_queues_cpsch(dqm,
1408
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1409 1410
	}

1411 1412 1413 1414 1415 1416 1417 1418 1419
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;

	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1420
	dqm_unlock(dqm);
1421 1422
	return retval;

1423 1424
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
1425
out_deallocate_sdma_queue:
1426
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
1427 1428
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm_lock(dqm);
1429
		deallocate_sdma_queue(dqm, q);
1430 1431
		dqm_unlock(dqm);
	}
1432
out:
1433 1434 1435
	return retval;
}

1436 1437
int amdkfd_fence_wait_timeout(uint64_t *fence_addr,
				uint64_t fence_value,
1438
				unsigned int timeout_ms)
1439
{
1440
	unsigned long end_jiffies = msecs_to_jiffies(timeout_ms) + jiffies;
1441 1442

	while (*fence_addr != fence_value) {
1443
		if (time_after(jiffies, end_jiffies)) {
1444
			pr_err("qcm fence wait loop timeout expired\n");
1445 1446 1447 1448 1449 1450 1451
			/* In HWS case, this is used to halt the driver thread
			 * in order not to mess up CP states before doing
			 * scandumps for FW debugging.
			 */
			while (halt_if_hws_hang)
				schedule();

1452 1453
			return -ETIME;
		}
1454
		schedule();
1455 1456 1457 1458 1459
	}

	return 0;
}

1460 1461 1462 1463 1464
/* dqm->lock mutex has to be locked before calling this function */
static int map_queues_cpsch(struct device_queue_manager *dqm)
{
	int retval;

1465 1466
	if (!dqm->sched_running)
		return 0;
1467
	if (dqm->active_queue_count <= 0 || dqm->processes_count <= 0)
1468 1469 1470 1471
		return 0;
	if (dqm->active_runlist)
		return 0;

1472
	retval = pm_send_runlist(&dqm->packet_mgr, &dqm->queues);
1473
	pr_debug("%s sent runlist\n", __func__);
1474 1475 1476 1477 1478 1479 1480 1481 1482
	if (retval) {
		pr_err("failed to execute runlist\n");
		return retval;
	}
	dqm->active_runlist = true;

	return retval;
}

1483
/* dqm->lock mutex has to be locked before calling this function */
1484
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
1485
				enum kfd_unmap_queues_filter filter,
1486
				uint32_t filter_param, bool reset)
1487
{
1488
	int retval = 0;
1489
	struct mqd_manager *mqd_mgr;
1490

1491 1492
	if (!dqm->sched_running)
		return 0;
1493
	if (dqm->is_hws_hang || dqm->is_resetting)
1494
		return -EIO;
1495
	if (!dqm->active_runlist)
1496
		return retval;
1497

1498
	retval = pm_send_unmap_queue(&dqm->packet_mgr, KFD_QUEUE_TYPE_COMPUTE,
1499
			filter, filter_param, reset, 0);
1500
	if (retval)
1501
		return retval;
1502 1503

	*dqm->fence_addr = KFD_FENCE_INIT;
1504
	pm_send_query_status(&dqm->packet_mgr, dqm->fence_gpu_addr,
1505 1506
				KFD_FENCE_COMPLETED);
	/* should be timed out */
1507
	retval = amdkfd_fence_wait_timeout(dqm->fence_addr, KFD_FENCE_COMPLETED,
1508
				queue_preemption_timeout_ms);
1509 1510 1511 1512 1513 1514 1515 1516 1517
	if (retval) {
		pr_err("The cp might be in an unrecoverable state due to an unsuccessful queues preemption\n");
		dqm->is_hws_hang = true;
		/* It's possible we're detecting a HWS hang in the
		 * middle of a GPU reset. No need to schedule another
		 * reset in this case.
		 */
		if (!dqm->is_resetting)
			schedule_work(&dqm->hw_exception_work);
1518
		return retval;
1519
	}
1520

1521 1522 1523 1524 1525 1526 1527 1528 1529
	/* In the current MEC firmware implementation, if compute queue
	 * doesn't response to the preemption request in time, HIQ will
	 * abandon the unmap request without returning any timeout error
	 * to driver. Instead, MEC firmware will log the doorbell of the
	 * unresponding compute queue to HIQ.MQD.queue_doorbell_id fields.
	 * To make sure the queue unmap was successful, driver need to
	 * check those fields
	 */
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ];
1530
	if (mqd_mgr->read_doorbell_id(dqm->packet_mgr.priv_queue->queue->mqd)) {
1531 1532 1533 1534 1535 1536
		pr_err("HIQ MQD's queue_doorbell_id0 is not 0, Queue preemption time out\n");
		while (halt_if_hws_hang)
			schedule();
		return -ETIME;
	}

1537
	pm_release_ib(&dqm->packet_mgr);
1538 1539 1540 1541 1542
	dqm->active_runlist = false;

	return retval;
}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
/* only for compute queue */
static int reset_queues_cpsch(struct device_queue_manager *dqm,
			uint16_t pasid)
{
	int retval;

	dqm_lock(dqm);

	retval = unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_BY_PASID,
			pasid, true);

	dqm_unlock(dqm);
	return retval;
}

1558
/* dqm->lock mutex has to be locked before calling this function */
1559 1560 1561
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1562 1563 1564
{
	int retval;

1565 1566
	if (dqm->is_hws_hang)
		return -EIO;
1567
	retval = unmap_queues_cpsch(dqm, filter, filter_param, false);
1568
	if (retval)
1569
		return retval;
1570

1571
	return map_queues_cpsch(dqm);
1572 1573 1574 1575 1576 1577 1578
}

static int destroy_queue_cpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
1579
	struct mqd_manager *mqd_mgr;
1580 1581 1582 1583 1584 1585
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1586
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
1587 1588 1589 1590 1591
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
1592

1593 1594 1595
	retval = 0;

	/* remove queue from list to prevent rescheduling after preemption */
1596
	dqm_lock(dqm);
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607

	if (qpd->is_debug) {
		/*
		 * error, currently we do not allow to destroy a queue
		 * of a currently debugged process
		 */
		retval = -EBUSY;
		goto failed_try_destroy_debugged_queue;

	}

1608 1609
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1610

1611 1612
	deallocate_doorbell(qpd, q);

1613 1614
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1615
		deallocate_sdma_queue(dqm, q);
1616 1617
		pdd->sdma_past_activity_counter += sdma_val;
	}
1618

1619
	list_del(&q->list);
1620
	qpd->queue_count--;
1621
	if (q->properties.is_active) {
1622
		decrement_queue_count(dqm, q->properties.type);
1623
		retval = execute_queues_cpsch(dqm,
1624
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1625 1626
		if (retval == -ETIME)
			qpd->reset_wavefronts = true;
1627 1628 1629 1630
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
1631
	}
1632

1633 1634 1635 1636 1637 1638 1639
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type
	 */
	dqm->total_queue_count--;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1640

1641
	dqm_unlock(dqm);
1642

1643 1644
	/* Do free_mqd after dqm_unlock(dqm) to avoid circular locking */
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1645

1646
	return retval;
1647

1648 1649
failed_try_destroy_debugged_queue:

1650
	dqm_unlock(dqm);
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
	return retval;
}

/*
 * Low bits must be 0000/FFFF as required by HW, high bits must be 0 to
 * stay in user mode.
 */
#define APE1_FIXED_BITS_MASK 0xFFFF80000000FFFFULL
/* APE1 limit is inclusive and 64K aligned. */
#define APE1_LIMIT_ALIGNMENT 0xFFFF

static bool set_cache_memory_policy(struct device_queue_manager *dqm,
				   struct qcm_process_device *qpd,
				   enum cache_policy default_policy,
				   enum cache_policy alternate_policy,
				   void __user *alternate_aperture_base,
				   uint64_t alternate_aperture_size)
{
1669 1670 1671 1672
	bool retval = true;

	if (!dqm->asic_ops.set_cache_memory_policy)
		return retval;
1673

1674
	dqm_lock(dqm);
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693

	if (alternate_aperture_size == 0) {
		/* base > limit disables APE1 */
		qpd->sh_mem_ape1_base = 1;
		qpd->sh_mem_ape1_limit = 0;
	} else {
		/*
		 * In FSA64, APE1_Base[63:0] = { 16{SH_MEM_APE1_BASE[31]},
		 *			SH_MEM_APE1_BASE[31:0], 0x0000 }
		 * APE1_Limit[63:0] = { 16{SH_MEM_APE1_LIMIT[31]},
		 *			SH_MEM_APE1_LIMIT[31:0], 0xFFFF }
		 * Verify that the base and size parameters can be
		 * represented in this format and convert them.
		 * Additionally restrict APE1 to user-mode addresses.
		 */

		uint64_t base = (uintptr_t)alternate_aperture_base;
		uint64_t limit = base + alternate_aperture_size - 1;

1694 1695 1696
		if (limit <= base || (base & APE1_FIXED_BITS_MASK) != 0 ||
		   (limit & APE1_FIXED_BITS_MASK) != APE1_LIMIT_ALIGNMENT) {
			retval = false;
1697
			goto out;
1698
		}
1699 1700 1701 1702 1703

		qpd->sh_mem_ape1_base = base >> 16;
		qpd->sh_mem_ape1_limit = limit >> 16;
	}

1704
	retval = dqm->asic_ops.set_cache_memory_policy(
1705 1706 1707 1708 1709 1710
			dqm,
			qpd,
			default_policy,
			alternate_policy,
			alternate_aperture_base,
			alternate_aperture_size);
1711

1712
	if ((dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) && (qpd->vmid != 0))
1713 1714
		program_sh_mem_settings(dqm, qpd);

1715
	pr_debug("sh_mem_config: 0x%x, ape1_base: 0x%x, ape1_limit: 0x%x\n",
1716 1717 1718 1719
		qpd->sh_mem_config, qpd->sh_mem_ape1_base,
		qpd->sh_mem_ape1_limit);

out:
1720
	dqm_unlock(dqm);
1721
	return retval;
1722 1723
}

1724 1725 1726
static int process_termination_nocpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
1727
	struct queue *q;
1728 1729
	struct device_process_node *cur, *next_dpn;
	int retval = 0;
1730
	bool found = false;
1731

1732
	dqm_lock(dqm);
1733 1734

	/* Clear all user mode queues */
1735 1736
	while (!list_empty(&qpd->queues_list)) {
		struct mqd_manager *mqd_mgr;
1737 1738
		int ret;

1739 1740 1741
		q = list_first_entry(&qpd->queues_list, struct queue, list);
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1742 1743 1744
		ret = destroy_queue_nocpsch_locked(dqm, qpd, q);
		if (ret)
			retval = ret;
1745 1746 1747
		dqm_unlock(dqm);
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
		dqm_lock(dqm);
1748 1749 1750 1751 1752 1753 1754 1755
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1756
			found = true;
1757 1758 1759 1760
			break;
		}
	}

1761
	dqm_unlock(dqm);
1762 1763 1764 1765 1766 1767 1768

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1769 1770 1771
	return retval;
}

1772 1773 1774 1775 1776 1777
static int get_wave_state(struct device_queue_manager *dqm,
			  struct queue *q,
			  void __user *ctl_stack,
			  u32 *ctl_stack_used_size,
			  u32 *save_area_used_size)
{
1778
	struct mqd_manager *mqd_mgr;
1779 1780 1781

	dqm_lock(dqm);

1782
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_CP];
1783

1784 1785 1786 1787 1788
	if (q->properties.type != KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.is_active || !q->device->cwsr_enabled ||
	    !mqd_mgr->get_wave_state) {
		dqm_unlock(dqm);
		return -EINVAL;
1789 1790 1791
	}

	dqm_unlock(dqm);
1792 1793 1794 1795 1796 1797 1798 1799

	/*
	 * get_wave_state is outside the dqm lock to prevent circular locking
	 * and the queue should be protected against destruction by the process
	 * lock.
	 */
	return mqd_mgr->get_wave_state(mqd_mgr, q->mqd, ctl_stack,
			ctl_stack_used_size, save_area_used_size);
1800
}
1801

1802 1803
static void get_queue_checkpoint_info(struct device_queue_manager *dqm,
			const struct queue *q,
1804 1805
			u32 *mqd_size,
			u32 *ctl_stack_size)
1806 1807 1808 1809 1810 1811 1812 1813
{
	struct mqd_manager *mqd_mgr;
	enum KFD_MQD_TYPE mqd_type =
			get_mqd_type_from_queue_type(q->properties.type);

	dqm_lock(dqm);
	mqd_mgr = dqm->mqd_mgrs[mqd_type];
	*mqd_size = mqd_mgr->mqd_size;
1814 1815 1816 1817
	*ctl_stack_size = 0;

	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE && mqd_mgr->get_checkpoint_info)
		mqd_mgr->get_checkpoint_info(mqd_mgr, q->mqd, ctl_stack_size);
1818 1819 1820 1821 1822 1823

	dqm_unlock(dqm);
}

static int checkpoint_mqd(struct device_queue_manager *dqm,
			  const struct queue *q,
1824 1825
			  void *mqd,
			  void *ctl_stack)
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
{
	struct mqd_manager *mqd_mgr;
	int r = 0;
	enum KFD_MQD_TYPE mqd_type =
			get_mqd_type_from_queue_type(q->properties.type);

	dqm_lock(dqm);

	if (q->properties.is_active || !q->device->cwsr_enabled) {
		r = -EINVAL;
		goto dqm_unlock;
	}

	mqd_mgr = dqm->mqd_mgrs[mqd_type];
	if (!mqd_mgr->checkpoint_mqd) {
		r = -EOPNOTSUPP;
		goto dqm_unlock;
	}

1845
	mqd_mgr->checkpoint_mqd(mqd_mgr, q->mqd, mqd, ctl_stack);
1846 1847 1848 1849 1850 1851

dqm_unlock:
	dqm_unlock(dqm);
	return r;
}

1852 1853 1854 1855
static int process_termination_cpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	int retval;
1856
	struct queue *q;
1857
	struct kernel_queue *kq, *kq_next;
1858
	struct mqd_manager *mqd_mgr;
1859 1860 1861
	struct device_process_node *cur, *next_dpn;
	enum kfd_unmap_queues_filter filter =
		KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES;
1862
	bool found = false;
1863 1864 1865

	retval = 0;

1866
	dqm_lock(dqm);
1867 1868 1869 1870

	/* Clean all kernel queues */
	list_for_each_entry_safe(kq, kq_next, &qpd->priv_queue_list, list) {
		list_del(&kq->list);
1871
		decrement_queue_count(dqm, kq->queue->properties.type);
1872 1873 1874 1875 1876 1877 1878
		qpd->is_debug = false;
		dqm->total_queue_count--;
		filter = KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES;
	}

	/* Clear all user mode queues */
	list_for_each_entry(q, &qpd->queues_list, list) {
1879
		if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
1880
			deallocate_sdma_queue(dqm, q);
1881
		else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
1882
			deallocate_sdma_queue(dqm, q);
1883

1884
		if (q->properties.is_active) {
1885
			decrement_queue_count(dqm, q->properties.type);
1886 1887 1888 1889 1890
			if (q->properties.is_gws) {
				dqm->gws_queue_count--;
				qpd->mapped_gws_queue = false;
			}
		}
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900

		dqm->total_queue_count--;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1901
			found = true;
1902 1903 1904 1905 1906
			break;
		}
	}

	retval = execute_queues_cpsch(dqm, filter, 0);
1907
	if ((!dqm->is_hws_hang) && (retval || qpd->reset_wavefronts)) {
1908 1909 1910 1911 1912
		pr_warn("Resetting wave fronts (cpsch) on dev %p\n", dqm->dev);
		dbgdev_wave_reset_wavefronts(dqm->dev, qpd->pqm->process);
		qpd->reset_wavefronts = false;
	}

1913
	/* Lastly, free mqd resources.
1914
	 * Do free_mqd() after dqm_unlock to avoid circular locking.
1915
	 */
1916 1917
	while (!list_empty(&qpd->queues_list)) {
		q = list_first_entry(&qpd->queues_list, struct queue, list);
1918 1919
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1920
		list_del(&q->list);
1921
		qpd->queue_count--;
1922
		dqm_unlock(dqm);
1923
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1924
		dqm_lock(dqm);
1925
	}
1926 1927 1928 1929 1930 1931 1932
	dqm_unlock(dqm);

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);
1933 1934 1935 1936

	return retval;
}

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
static int init_mqd_managers(struct device_queue_manager *dqm)
{
	int i, j;
	struct mqd_manager *mqd_mgr;

	for (i = 0; i < KFD_MQD_TYPE_MAX; i++) {
		mqd_mgr = dqm->asic_ops.mqd_manager_init(i, dqm->dev);
		if (!mqd_mgr) {
			pr_err("mqd manager [%d] initialization failed\n", i);
			goto out_free;
		}
		dqm->mqd_mgrs[i] = mqd_mgr;
	}

	return 0;

out_free:
	for (j = 0; j < i; j++) {
		kfree(dqm->mqd_mgrs[j]);
		dqm->mqd_mgrs[j] = NULL;
	}

	return -ENOMEM;
}
1961 1962 1963 1964 1965 1966 1967 1968

/* Allocate one hiq mqd (HWS) and all SDMA mqd in a continuous trunk*/
static int allocate_hiq_sdma_mqd(struct device_queue_manager *dqm)
{
	int retval;
	struct kfd_dev *dev = dqm->dev;
	struct kfd_mem_obj *mem_obj = &dqm->hiq_sdma_mqd;
	uint32_t size = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size *
1969
		get_num_all_sdma_engines(dqm) *
1970
		dev->device_info.num_sdma_queues_per_engine +
1971 1972
		dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;

1973
	retval = amdgpu_amdkfd_alloc_gtt_mem(dev->adev, size,
1974
		&(mem_obj->gtt_mem), &(mem_obj->gpu_addr),
1975
		(void *)&(mem_obj->cpu_ptr), false);
1976 1977 1978 1979

	return retval;
}

1980 1981 1982 1983
struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev)
{
	struct device_queue_manager *dqm;

1984
	pr_debug("Loading device queue manager\n");
1985

1986
	dqm = kzalloc(sizeof(*dqm), GFP_KERNEL);
1987 1988 1989
	if (!dqm)
		return NULL;

1990
	switch (dev->adev->asic_type) {
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
	/* HWS is not available on Hawaii. */
	case CHIP_HAWAII:
	/* HWS depends on CWSR for timely dequeue. CWSR is not
	 * available on Tonga.
	 *
	 * FIXME: This argument also applies to Kaveri.
	 */
	case CHIP_TONGA:
		dqm->sched_policy = KFD_SCHED_POLICY_NO_HWS;
		break;
	default:
		dqm->sched_policy = sched_policy;
		break;
	}

2006
	dqm->dev = dev;
2007
	switch (dqm->sched_policy) {
2008 2009 2010
	case KFD_SCHED_POLICY_HWS:
	case KFD_SCHED_POLICY_HWS_NO_OVERSUBSCRIPTION:
		/* initialize dqm for cp scheduling */
2011 2012 2013 2014
		dqm->ops.create_queue = create_queue_cpsch;
		dqm->ops.initialize = initialize_cpsch;
		dqm->ops.start = start_cpsch;
		dqm->ops.stop = stop_cpsch;
2015
		dqm->ops.pre_reset = pre_reset;
2016 2017
		dqm->ops.destroy_queue = destroy_queue_cpsch;
		dqm->ops.update_queue = update_queue;
2018 2019 2020
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
		dqm->ops.uninitialize = uninitialize;
2021 2022 2023
		dqm->ops.create_kernel_queue = create_kernel_queue_cpsch;
		dqm->ops.destroy_kernel_queue = destroy_kernel_queue_cpsch;
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
2024
		dqm->ops.process_termination = process_termination_cpsch;
2025 2026
		dqm->ops.evict_process_queues = evict_process_queues_cpsch;
		dqm->ops.restore_process_queues = restore_process_queues_cpsch;
2027
		dqm->ops.get_wave_state = get_wave_state;
2028
		dqm->ops.reset_queues = reset_queues_cpsch;
2029 2030
		dqm->ops.get_queue_checkpoint_info = get_queue_checkpoint_info;
		dqm->ops.checkpoint_mqd = checkpoint_mqd;
2031 2032 2033
		break;
	case KFD_SCHED_POLICY_NO_HWS:
		/* initialize dqm for no cp scheduling */
2034 2035
		dqm->ops.start = start_nocpsch;
		dqm->ops.stop = stop_nocpsch;
2036
		dqm->ops.pre_reset = pre_reset;
2037 2038 2039
		dqm->ops.create_queue = create_queue_nocpsch;
		dqm->ops.destroy_queue = destroy_queue_nocpsch;
		dqm->ops.update_queue = update_queue;
2040 2041
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
2042
		dqm->ops.initialize = initialize_nocpsch;
2043
		dqm->ops.uninitialize = uninitialize;
2044
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
2045
		dqm->ops.process_termination = process_termination_nocpsch;
2046 2047 2048
		dqm->ops.evict_process_queues = evict_process_queues_nocpsch;
		dqm->ops.restore_process_queues =
			restore_process_queues_nocpsch;
2049
		dqm->ops.get_wave_state = get_wave_state;
2050 2051
		dqm->ops.get_queue_checkpoint_info = get_queue_checkpoint_info;
		dqm->ops.checkpoint_mqd = checkpoint_mqd;
2052 2053
		break;
	default:
2054
		pr_err("Invalid scheduling policy %d\n", dqm->sched_policy);
2055
		goto out_free;
2056 2057
	}

2058
	switch (dev->adev->asic_type) {
2059
	case CHIP_CARRIZO:
2060
		device_queue_manager_init_vi(&dqm->asic_ops);
2061 2062
		break;

2063
	case CHIP_KAVERI:
2064
		device_queue_manager_init_cik(&dqm->asic_ops);
2065
		break;
2066 2067 2068 2069 2070 2071 2072 2073 2074

	case CHIP_HAWAII:
		device_queue_manager_init_cik_hawaii(&dqm->asic_ops);
		break;

	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
2075
	case CHIP_POLARIS12:
2076
	case CHIP_VEGAM:
2077 2078
		device_queue_manager_init_vi_tonga(&dqm->asic_ops);
		break;
2079

2080
	default:
2081 2082 2083 2084 2085 2086
		if (KFD_GC_VERSION(dev) >= IP_VERSION(10, 1, 1))
			device_queue_manager_init_v10_navi10(&dqm->asic_ops);
		else if (KFD_GC_VERSION(dev) >= IP_VERSION(9, 0, 1))
			device_queue_manager_init_v9(&dqm->asic_ops);
		else {
			WARN(1, "Unexpected ASIC family %u",
2087
			     dev->adev->asic_type);
2088 2089
			goto out_free;
		}
2090 2091
	}

2092 2093 2094
	if (init_mqd_managers(dqm))
		goto out_free;

2095 2096 2097 2098 2099
	if (allocate_hiq_sdma_mqd(dqm)) {
		pr_err("Failed to allocate hiq sdma mqd trunk buffer\n");
		goto out_free;
	}

2100 2101
	if (!dqm->ops.initialize(dqm))
		return dqm;
2102

2103 2104 2105
out_free:
	kfree(dqm);
	return NULL;
2106 2107
}

2108 2109
static void deallocate_hiq_sdma_mqd(struct kfd_dev *dev,
				    struct kfd_mem_obj *mqd)
2110 2111 2112
{
	WARN(!mqd, "No hiq sdma mqd trunk to free");

2113
	amdgpu_amdkfd_free_gtt_mem(dev->adev, mqd->gtt_mem);
2114 2115
}

2116 2117
void device_queue_manager_uninit(struct device_queue_manager *dqm)
{
2118
	dqm->ops.uninitialize(dqm);
2119
	deallocate_hiq_sdma_mqd(dqm->dev, &dqm->hiq_sdma_mqd);
2120 2121
	kfree(dqm);
}
2122

2123
int kfd_process_vm_fault(struct device_queue_manager *dqm, u32 pasid)
2124 2125 2126 2127 2128 2129 2130
{
	struct kfd_process_device *pdd;
	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
	int ret = 0;

	if (!p)
		return -EINVAL;
2131
	WARN(debug_evictions, "Evicting pid %d", p->lead_thread->pid);
2132 2133 2134 2135 2136 2137 2138 2139
	pdd = kfd_get_process_device_data(dqm->dev, p);
	if (pdd)
		ret = dqm->ops.evict_process_queues(dqm, &pdd->qpd);
	kfd_unref_process(p);

	return ret;
}

2140 2141 2142 2143
static void kfd_process_hw_exception(struct work_struct *work)
{
	struct device_queue_manager *dqm = container_of(work,
			struct device_queue_manager, hw_exception_work);
2144
	amdgpu_amdkfd_gpu_reset(dqm->dev->adev);
2145 2146
}

2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
#if defined(CONFIG_DEBUG_FS)

static void seq_reg_dump(struct seq_file *m,
			 uint32_t (*dump)[2], uint32_t n_regs)
{
	uint32_t i, count;

	for (i = 0, count = 0; i < n_regs; i++) {
		if (count == 0 ||
		    dump[i-1][0] + sizeof(uint32_t) != dump[i][0]) {
			seq_printf(m, "%s    %08x: %08x",
				   i ? "\n" : "",
				   dump[i][0], dump[i][1]);
			count = 7;
		} else {
			seq_printf(m, " %08x", dump[i][1]);
			count--;
		}
	}

	seq_puts(m, "\n");
}

int dqm_debugfs_hqds(struct seq_file *m, void *data)
{
	struct device_queue_manager *dqm = data;
	uint32_t (*dump)[2], n_regs;
	int pipe, queue;
	int r = 0;

2177 2178 2179 2180 2181 2182
	if (!dqm->sched_running) {
		seq_printf(m, " Device is stopped\n");

		return 0;
	}

2183
	r = dqm->dev->kfd2kgd->hqd_dump(dqm->dev->adev,
2184 2185
					KFD_CIK_HIQ_PIPE, KFD_CIK_HIQ_QUEUE,
					&dump, &n_regs);
Oak Zeng's avatar
Oak Zeng committed
2186 2187
	if (!r) {
		seq_printf(m, "  HIQ on MEC %d Pipe %d Queue %d\n",
2188 2189 2190
			   KFD_CIK_HIQ_PIPE/get_pipes_per_mec(dqm)+1,
			   KFD_CIK_HIQ_PIPE%get_pipes_per_mec(dqm),
			   KFD_CIK_HIQ_QUEUE);
Oak Zeng's avatar
Oak Zeng committed
2191 2192 2193 2194 2195
		seq_reg_dump(m, dump, n_regs);

		kfree(dump);
	}

2196 2197 2198 2199 2200
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++) {
			if (!test_bit(pipe_offset + queue,
2201
				      dqm->dev->shared_resources.cp_queue_bitmap))
2202 2203 2204
				continue;

			r = dqm->dev->kfd2kgd->hqd_dump(
2205
				dqm->dev->adev, pipe, queue, &dump, &n_regs);
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
			if (r)
				break;

			seq_printf(m, "  CP Pipe %d, Queue %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

2217
	for (pipe = 0; pipe < get_num_all_sdma_engines(dqm); pipe++) {
2218
		for (queue = 0;
2219
		     queue < dqm->dev->device_info.num_sdma_queues_per_engine;
2220
		     queue++) {
2221
			r = dqm->dev->kfd2kgd->hqd_sdma_dump(
2222
				dqm->dev->adev, pipe, queue, &dump, &n_regs);
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
			if (r)
				break;

			seq_printf(m, "  SDMA Engine %d, RLC %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

	return r;
}

2237
int dqm_debugfs_hang_hws(struct device_queue_manager *dqm)
2238 2239 2240 2241
{
	int r = 0;

	dqm_lock(dqm);
2242 2243 2244 2245 2246
	r = pm_debugfs_hang_hws(&dqm->packet_mgr);
	if (r) {
		dqm_unlock(dqm);
		return r;
	}
2247 2248 2249 2250 2251 2252 2253
	dqm->active_runlist = true;
	r = execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	dqm_unlock(dqm);

	return r;
}

2254
#endif