mtk_iommu.c 25.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (c) 2015-2016 MediaTek Inc.
 * Author: Yong Wu <yong.wu@mediatek.com>
 */
#include <linux/bug.h>
#include <linux/clk.h>
#include <linux/component.h>
#include <linux/device.h>
#include <linux/dma-iommu.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/iommu.h>
#include <linux/iopoll.h>
#include <linux/list.h>
17
#include <linux/mfd/syscon.h>
18 19 20 21 22
#include <linux/of_address.h>
#include <linux/of_iommu.h>
#include <linux/of_irq.h>
#include <linux/of_platform.h>
#include <linux/platform_device.h>
23
#include <linux/regmap.h>
24 25
#include <linux/slab.h>
#include <linux/spinlock.h>
26
#include <linux/soc/mediatek/infracfg.h>
27 28 29
#include <asm/barrier.h>
#include <soc/mediatek/smi.h>

30
#include "mtk_iommu.h"
31 32

#define REG_MMU_PT_BASE_ADDR			0x000
33
#define MMU_PT_ADDR_MASK			GENMASK(31, 7)
34 35 36 37 38 39 40 41

#define REG_MMU_INVALIDATE			0x020
#define F_ALL_INVLD				0x2
#define F_MMU_INV_RANGE				0x1

#define REG_MMU_INVLD_START_A			0x024
#define REG_MMU_INVLD_END_A			0x028

42
#define REG_MMU_INV_SEL_GEN2			0x02c
43
#define REG_MMU_INV_SEL_GEN1			0x038
44 45 46
#define F_INVLD_EN0				BIT(0)
#define F_INVLD_EN1				BIT(1)

47
#define REG_MMU_MISC_CTRL			0x048
48 49 50
#define F_MMU_IN_ORDER_WR_EN_MASK		(BIT(1) | BIT(17))
#define F_MMU_STANDARD_AXI_MODE_MASK		(BIT(3) | BIT(19))

51
#define REG_MMU_DCM_DIS				0x050
52 53
#define REG_MMU_WR_LEN_CTRL			0x054
#define F_MMU_WR_THROT_DIS_MASK			(BIT(5) | BIT(21))
54 55

#define REG_MMU_CTRL_REG			0x110
56
#define F_MMU_TF_PROT_TO_PROGRAM_ADDR		(2 << 4)
57
#define F_MMU_PREFETCH_RT_REPLACE_MOD		BIT(4)
58
#define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173	(2 << 5)
59 60

#define REG_MMU_IVRP_PADDR			0x114
61

62 63
#define REG_MMU_VLD_PA_RNG			0x118
#define F_MMU_VLD_PA_RNG(EA, SA)		(((EA) << 8) | (SA))
64 65 66 67 68 69 70 71 72 73 74

#define REG_MMU_INT_CONTROL0			0x120
#define F_L2_MULIT_HIT_EN			BIT(0)
#define F_TABLE_WALK_FAULT_INT_EN		BIT(1)
#define F_PREETCH_FIFO_OVERFLOW_INT_EN		BIT(2)
#define F_MISS_FIFO_OVERFLOW_INT_EN		BIT(3)
#define F_PREFETCH_FIFO_ERR_INT_EN		BIT(5)
#define F_MISS_FIFO_ERR_INT_EN			BIT(6)
#define F_INT_CLR_BIT				BIT(12)

#define REG_MMU_INT_MAIN_CONTROL		0x124
Yong Wu's avatar
Yong Wu committed
75 76 77 78 79 80 81 82
						/* mmu0 | mmu1 */
#define F_INT_TRANSLATION_FAULT			(BIT(0) | BIT(7))
#define F_INT_MAIN_MULTI_HIT_FAULT		(BIT(1) | BIT(8))
#define F_INT_INVALID_PA_FAULT			(BIT(2) | BIT(9))
#define F_INT_ENTRY_REPLACEMENT_FAULT		(BIT(3) | BIT(10))
#define F_INT_TLB_MISS_FAULT			(BIT(4) | BIT(11))
#define F_INT_MISS_TRANSACTION_FIFO_FAULT	(BIT(5) | BIT(12))
#define F_INT_PRETETCH_TRANSATION_FIFO_FAULT	(BIT(6) | BIT(13))
83 84 85 86

#define REG_MMU_CPE_DONE			0x12C

#define REG_MMU_FAULT_ST1			0x134
Yong Wu's avatar
Yong Wu committed
87 88
#define F_REG_MMU0_FAULT_MASK			GENMASK(6, 0)
#define F_REG_MMU1_FAULT_MASK			GENMASK(13, 7)
89

Yong Wu's avatar
Yong Wu committed
90
#define REG_MMU0_FAULT_VA			0x13c
91 92 93
#define F_MMU_FAULT_VA_WRITE_BIT		BIT(1)
#define F_MMU_FAULT_VA_LAYER_BIT		BIT(0)

Yong Wu's avatar
Yong Wu committed
94 95 96 97 98
#define REG_MMU0_INVLD_PA			0x140
#define REG_MMU1_FAULT_VA			0x144
#define REG_MMU1_INVLD_PA			0x148
#define REG_MMU0_INT_ID				0x150
#define REG_MMU1_INT_ID				0x154
99 100
#define F_MMU_INT_ID_COMM_ID(a)			(((a) >> 9) & 0x7)
#define F_MMU_INT_ID_SUB_COMM_ID(a)		(((a) >> 7) & 0x3)
Yong Wu's avatar
Yong Wu committed
101 102
#define F_MMU_INT_ID_LARB_ID(a)			(((a) >> 7) & 0x7)
#define F_MMU_INT_ID_PORT_ID(a)			(((a) >> 2) & 0x1f)
103

104
#define MTK_PROTECT_PA_ALIGN			256
105

106 107 108 109
/*
 * Get the local arbiter ID and the portid within the larb arbiter
 * from mtk_m4u_id which is defined by MTK_M4U_ID.
 */
110
#define MTK_M4U_TO_LARB(id)		(((id) >> 5) & 0xf)
111 112
#define MTK_M4U_TO_PORT(id)		((id) & 0x1f)

113 114 115 116 117
#define HAS_4GB_MODE			BIT(0)
/* HW will use the EMI clock if there isn't the "bclk". */
#define HAS_BCLK			BIT(1)
#define HAS_VLD_PA_RNG			BIT(2)
#define RESET_AXI			BIT(3)
118
#define OUT_ORDER_WR_EN			BIT(4)
119
#define HAS_SUB_COMM			BIT(5)
120
#define WR_THROT_EN			BIT(6)
121
#define HAS_LEGACY_IVRP_PADDR		BIT(7)
122 123 124 125

#define MTK_IOMMU_HAS_FLAG(pdata, _x) \
		((((pdata)->flags) & (_x)) == (_x))

126 127 128 129 130 131 132
struct mtk_iommu_domain {
	struct io_pgtable_cfg		cfg;
	struct io_pgtable_ops		*iop;

	struct iommu_domain		domain;
};

133
static const struct iommu_ops mtk_iommu_ops;
134

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
/*
 * In M4U 4GB mode, the physical address is remapped as below:
 *
 * CPU Physical address:
 * ====================
 *
 * 0      1G       2G     3G       4G     5G
 * |---A---|---B---|---C---|---D---|---E---|
 * +--I/O--+------------Memory-------------+
 *
 * IOMMU output physical address:
 *  =============================
 *
 *                                 4G      5G     6G      7G      8G
 *                                 |---E---|---B---|---C---|---D---|
 *                                 +------------Memory-------------+
 *
 * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the
 * bit32 of the CPU physical address always is needed to set, and for Region
 * 'E', the CPU physical address keep as is.
 * Additionally, The iommu consumers always use the CPU phyiscal address.
 */
157
#define MTK_IOMMU_4GB_MODE_REMAP_BASE	 0x140000000UL
158

159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
static LIST_HEAD(m4ulist);	/* List all the M4U HWs */

#define for_each_m4u(data)	list_for_each_entry(data, &m4ulist, list)

/*
 * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain
 * for the performance.
 *
 * Here always return the mtk_iommu_data of the first probed M4U where the
 * iommu domain information is recorded.
 */
static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void)
{
	struct mtk_iommu_data *data;

	for_each_m4u(data)
		return data;

	return NULL;
}

180 181 182 183 184 185 186 187 188
static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct mtk_iommu_domain, domain);
}

static void mtk_iommu_tlb_flush_all(void *cookie)
{
	struct mtk_iommu_data *data = cookie;

189 190
	for_each_m4u(data) {
		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
191
			       data->base + data->plat_data->inv_sel_reg);
192 193 194
		writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
		wmb(); /* Make sure the tlb flush all done */
	}
195 196
}

197
static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
198
					   size_t granule, void *cookie)
199 200
{
	struct mtk_iommu_data *data = cookie;
201 202 203
	unsigned long flags;
	int ret;
	u32 tmp;
204

205
	for_each_m4u(data) {
206
		spin_lock_irqsave(&data->tlb_lock, flags);
207
		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
208
			       data->base + data->plat_data->inv_sel_reg);
209

210 211 212 213 214
		writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
		writel_relaxed(iova + size - 1,
			       data->base + REG_MMU_INVLD_END_A);
		writel_relaxed(F_MMU_INV_RANGE,
			       data->base + REG_MMU_INVALIDATE);
215

216
		/* tlb sync */
217
		ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE,
218
						tmp, tmp != 0, 10, 1000);
219 220 221 222 223 224 225
		if (ret) {
			dev_warn(data->dev,
				 "Partial TLB flush timed out, falling back to full flush\n");
			mtk_iommu_tlb_flush_all(cookie);
		}
		/* Clear the CPE status */
		writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
226
		spin_unlock_irqrestore(&data->tlb_lock, flags);
227 228 229
	}
}

230 231
static void mtk_iommu_tlb_flush_page_nosync(struct iommu_iotlb_gather *gather,
					    unsigned long iova, size_t granule,
232 233
					    void *cookie)
{
234
	struct mtk_iommu_data *data = cookie;
235
	struct iommu_domain *domain = &data->m4u_dom->domain;
236

237
	iommu_iotlb_gather_add_page(domain, gather, iova, granule);
238 239
}

240
static const struct iommu_flush_ops mtk_iommu_flush_ops = {
241
	.tlb_flush_all = mtk_iommu_tlb_flush_all,
242
	.tlb_flush_walk = mtk_iommu_tlb_flush_range_sync,
243
	.tlb_add_page = mtk_iommu_tlb_flush_page_nosync,
244 245 246 247 248 249 250
};

static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
{
	struct mtk_iommu_data *data = dev_id;
	struct mtk_iommu_domain *dom = data->m4u_dom;
	u32 int_state, regval, fault_iova, fault_pa;
251
	unsigned int fault_larb, fault_port, sub_comm = 0;
252 253 254 255
	bool layer, write;

	/* Read error info from registers */
	int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1);
Yong Wu's avatar
Yong Wu committed
256 257 258 259 260 261 262 263 264
	if (int_state & F_REG_MMU0_FAULT_MASK) {
		regval = readl_relaxed(data->base + REG_MMU0_INT_ID);
		fault_iova = readl_relaxed(data->base + REG_MMU0_FAULT_VA);
		fault_pa = readl_relaxed(data->base + REG_MMU0_INVLD_PA);
	} else {
		regval = readl_relaxed(data->base + REG_MMU1_INT_ID);
		fault_iova = readl_relaxed(data->base + REG_MMU1_FAULT_VA);
		fault_pa = readl_relaxed(data->base + REG_MMU1_INVLD_PA);
	}
265 266
	layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
	write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
Yong Wu's avatar
Yong Wu committed
267
	fault_port = F_MMU_INT_ID_PORT_ID(regval);
268 269 270 271 272 273 274
	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_SUB_COMM)) {
		fault_larb = F_MMU_INT_ID_COMM_ID(regval);
		sub_comm = F_MMU_INT_ID_SUB_COMM_ID(regval);
	} else {
		fault_larb = F_MMU_INT_ID_LARB_ID(regval);
	}
	fault_larb = data->plat_data->larbid_remap[fault_larb][sub_comm];
275

276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
	if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
			       write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
		dev_err_ratelimited(
			data->dev,
			"fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n",
			int_state, fault_iova, fault_pa, fault_larb, fault_port,
			layer, write ? "write" : "read");
	}

	/* Interrupt clear */
	regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0);
	regval |= F_INT_CLR_BIT;
	writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);

	mtk_iommu_tlb_flush_all(data);

	return IRQ_HANDLED;
}

static void mtk_iommu_config(struct mtk_iommu_data *data,
			     struct device *dev, bool enable)
{
	struct mtk_smi_larb_iommu    *larb_mmu;
	unsigned int                 larbid, portid;
300
	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
301
	int i;
302

303 304 305
	for (i = 0; i < fwspec->num_ids; ++i) {
		larbid = MTK_M4U_TO_LARB(fwspec->ids[i]);
		portid = MTK_M4U_TO_PORT(fwspec->ids[i]);
306
		larb_mmu = &data->larb_imu[larbid];
307 308 309 310 311 312 313 314 315 316 317

		dev_dbg(dev, "%s iommu port: %d\n",
			enable ? "enable" : "disable", portid);

		if (enable)
			larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
		else
			larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
	}
}

318
static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom)
319
{
320
	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
321 322 323 324

	dom->cfg = (struct io_pgtable_cfg) {
		.quirks = IO_PGTABLE_QUIRK_ARM_NS |
			IO_PGTABLE_QUIRK_NO_PERMS |
325
			IO_PGTABLE_QUIRK_ARM_MTK_EXT,
326 327
		.pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
		.ias = 32,
328
		.oas = 34,
329
		.tlb = &mtk_iommu_flush_ops,
330 331 332 333 334 335 336 337 338 339
		.iommu_dev = data->dev,
	};

	dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
	if (!dom->iop) {
		dev_err(data->dev, "Failed to alloc io pgtable\n");
		return -EINVAL;
	}

	/* Update our support page sizes bitmap */
340
	dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap;
341 342 343 344 345 346 347 348 349 350 351 352 353 354
	return 0;
}

static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
{
	struct mtk_iommu_domain *dom;

	if (type != IOMMU_DOMAIN_DMA)
		return NULL;

	dom = kzalloc(sizeof(*dom), GFP_KERNEL);
	if (!dom)
		return NULL;

355 356 357 358 359
	if (iommu_get_dma_cookie(&dom->domain))
		goto  free_dom;

	if (mtk_iommu_domain_finalise(dom))
		goto  put_dma_cookie;
360 361 362 363 364 365

	dom->domain.geometry.aperture_start = 0;
	dom->domain.geometry.aperture_end = DMA_BIT_MASK(32);
	dom->domain.geometry.force_aperture = true;

	return &dom->domain;
366 367 368 369 370 371

put_dma_cookie:
	iommu_put_dma_cookie(&dom->domain);
free_dom:
	kfree(dom);
	return NULL;
372 373 374 375
}

static void mtk_iommu_domain_free(struct iommu_domain *domain)
{
376 377 378
	struct mtk_iommu_domain *dom = to_mtk_domain(domain);

	free_io_pgtable_ops(dom->iop);
379 380 381 382 383 384 385
	iommu_put_dma_cookie(domain);
	kfree(to_mtk_domain(domain));
}

static int mtk_iommu_attach_device(struct iommu_domain *domain,
				   struct device *dev)
{
386
	struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
387 388
	struct mtk_iommu_domain *dom = to_mtk_domain(domain);

389
	if (!data)
390 391
		return -ENODEV;

392
	/* Update the pgtable base address register of the M4U HW */
393 394
	if (!data->m4u_dom) {
		data->m4u_dom = dom;
395
		writel(dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
396
		       data->base + REG_MMU_PT_BASE_ADDR);
397 398
	}

399
	mtk_iommu_config(data, dev, true);
400 401 402 403 404 405
	return 0;
}

static void mtk_iommu_detach_device(struct iommu_domain *domain,
				    struct device *dev)
{
406
	struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
407

408
	if (!data)
409 410 411 412 413 414
		return;

	mtk_iommu_config(data, dev, false);
}

static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
415
			 phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
416 417
{
	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
418
	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
419

420 421 422 423
	/* The "4GB mode" M4U physically can not use the lower remap of Dram. */
	if (data->enable_4GB)
		paddr |= BIT_ULL(32);

424
	/* Synchronize with the tlb_lock */
425
	return dom->iop->map(dom->iop, iova, paddr, size, prot, gfp);
426 427 428
}

static size_t mtk_iommu_unmap(struct iommu_domain *domain,
429 430
			      unsigned long iova, size_t size,
			      struct iommu_iotlb_gather *gather)
431 432 433
{
	struct mtk_iommu_domain *dom = to_mtk_domain(domain);

434
	return dom->iop->unmap(dom->iop, iova, size, gather);
435 436
}

437 438
static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain)
{
439
	mtk_iommu_tlb_flush_all(mtk_iommu_get_m4u_data());
440 441 442 443
}

static void mtk_iommu_iotlb_sync(struct iommu_domain *domain,
				 struct iommu_iotlb_gather *gather)
444
{
445
	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
446
	size_t length = gather->end - gather->start + 1;
447

448 449 450
	if (gather->start == ULONG_MAX)
		return;

451
	mtk_iommu_tlb_flush_range_sync(gather->start, length, gather->pgsize,
452
				       data);
453 454
}

455 456 457 458 459 460 461 462
static void mtk_iommu_sync_map(struct iommu_domain *domain, unsigned long iova,
			       size_t size)
{
	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();

	mtk_iommu_tlb_flush_range_sync(iova, size, size, data);
}

463 464 465 466
static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
					  dma_addr_t iova)
{
	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
467
	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
468 469 470
	phys_addr_t pa;

	pa = dom->iop->iova_to_phys(dom->iop, iova);
471 472
	if (data->enable_4GB && pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE)
		pa &= ~BIT_ULL(32);
473

474 475 476
	return pa;
}

477
static struct iommu_device *mtk_iommu_probe_device(struct device *dev)
478
{
479
	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
480
	struct mtk_iommu_data *data;
481

482
	if (!fwspec || fwspec->ops != &mtk_iommu_ops)
483
		return ERR_PTR(-ENODEV); /* Not a iommu client device */
484

485
	data = dev_iommu_priv_get(dev);
486

487
	return &data->iommu;
488 489
}

490
static void mtk_iommu_release_device(struct device *dev)
491
{
492
	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
493

494
	if (!fwspec || fwspec->ops != &mtk_iommu_ops)
495 496
		return;

497
	iommu_fwspec_free(dev);
498 499 500 501
}

static struct iommu_group *mtk_iommu_device_group(struct device *dev)
{
502
	struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
503

504
	if (!data)
505 506 507 508 509 510 511
		return ERR_PTR(-ENODEV);

	/* All the client devices are in the same m4u iommu-group */
	if (!data->m4u_group) {
		data->m4u_group = iommu_group_alloc();
		if (IS_ERR(data->m4u_group))
			dev_err(dev, "Failed to allocate M4U IOMMU group\n");
512 513
	} else {
		iommu_group_ref_get(data->m4u_group);
514 515 516 517 518 519 520 521 522 523 524 525 526 527
	}
	return data->m4u_group;
}

static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
{
	struct platform_device *m4updev;

	if (args->args_count != 1) {
		dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
			args->args_count);
		return -EINVAL;
	}

528
	if (!dev_iommu_priv_get(dev)) {
529 530 531 532 533
		/* Get the m4u device */
		m4updev = of_find_device_by_node(args->np);
		if (WARN_ON(!m4updev))
			return -EINVAL;

534
		dev_iommu_priv_set(dev, platform_get_drvdata(m4updev));
535 536
	}

537
	return iommu_fwspec_add_ids(dev, args->args, 1);
538 539
}

540
static const struct iommu_ops mtk_iommu_ops = {
541 542 543 544 545 546
	.domain_alloc	= mtk_iommu_domain_alloc,
	.domain_free	= mtk_iommu_domain_free,
	.attach_dev	= mtk_iommu_attach_device,
	.detach_dev	= mtk_iommu_detach_device,
	.map		= mtk_iommu_map,
	.unmap		= mtk_iommu_unmap,
547
	.flush_iotlb_all = mtk_iommu_flush_iotlb_all,
548
	.iotlb_sync	= mtk_iommu_iotlb_sync,
549
	.iotlb_sync_map	= mtk_iommu_sync_map,
550
	.iova_to_phys	= mtk_iommu_iova_to_phys,
551 552
	.probe_device	= mtk_iommu_probe_device,
	.release_device	= mtk_iommu_release_device,
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
	.device_group	= mtk_iommu_device_group,
	.of_xlate	= mtk_iommu_of_xlate,
	.pgsize_bitmap	= SZ_4K | SZ_64K | SZ_1M | SZ_16M,
};

static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
{
	u32 regval;
	int ret;

	ret = clk_prepare_enable(data->bclk);
	if (ret) {
		dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
		return ret;
	}

569
	if (data->plat_data->m4u_plat == M4U_MT8173) {
570 571
		regval = F_MMU_PREFETCH_RT_REPLACE_MOD |
			 F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173;
572 573 574 575
	} else {
		regval = readl_relaxed(data->base + REG_MMU_CTRL_REG);
		regval |= F_MMU_TF_PROT_TO_PROGRAM_ADDR;
	}
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
	writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);

	regval = F_L2_MULIT_HIT_EN |
		F_TABLE_WALK_FAULT_INT_EN |
		F_PREETCH_FIFO_OVERFLOW_INT_EN |
		F_MISS_FIFO_OVERFLOW_INT_EN |
		F_PREFETCH_FIFO_ERR_INT_EN |
		F_MISS_FIFO_ERR_INT_EN;
	writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);

	regval = F_INT_TRANSLATION_FAULT |
		F_INT_MAIN_MULTI_HIT_FAULT |
		F_INT_INVALID_PA_FAULT |
		F_INT_ENTRY_REPLACEMENT_FAULT |
		F_INT_TLB_MISS_FAULT |
		F_INT_MISS_TRANSACTION_FIFO_FAULT |
		F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
	writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL);

595
	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR))
596 597 598 599 600 601
		regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
	else
		regval = lower_32_bits(data->protect_base) |
			 upper_32_bits(data->protect_base);
	writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR);

602 603
	if (data->enable_4GB &&
	    MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) {
604 605 606 607 608 609 610
		/*
		 * If 4GB mode is enabled, the validate PA range is from
		 * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30].
		 */
		regval = F_MMU_VLD_PA_RNG(7, 4);
		writel_relaxed(regval, data->base + REG_MMU_VLD_PA_RNG);
	}
611
	writel_relaxed(0, data->base + REG_MMU_DCM_DIS);
612 613 614 615 616 617
	if (MTK_IOMMU_HAS_FLAG(data->plat_data, WR_THROT_EN)) {
		/* write command throttling mode */
		regval = readl_relaxed(data->base + REG_MMU_WR_LEN_CTRL);
		regval &= ~F_MMU_WR_THROT_DIS_MASK;
		writel_relaxed(regval, data->base + REG_MMU_WR_LEN_CTRL);
	}
618

619
	if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) {
620
		/* The register is called STANDARD_AXI_MODE in this case */
621 622 623 624 625 626
		regval = 0;
	} else {
		regval = readl_relaxed(data->base + REG_MMU_MISC_CTRL);
		regval &= ~F_MMU_STANDARD_AXI_MODE_MASK;
		if (MTK_IOMMU_HAS_FLAG(data->plat_data, OUT_ORDER_WR_EN))
			regval &= ~F_MMU_IN_ORDER_WR_EN_MASK;
627
	}
628
	writel_relaxed(regval, data->base + REG_MMU_MISC_CTRL);
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650

	if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
			     dev_name(data->dev), (void *)data)) {
		writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
		clk_disable_unprepare(data->bclk);
		dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
		return -ENODEV;
	}

	return 0;
}

static const struct component_master_ops mtk_iommu_com_ops = {
	.bind		= mtk_iommu_bind,
	.unbind		= mtk_iommu_unbind,
};

static int mtk_iommu_probe(struct platform_device *pdev)
{
	struct mtk_iommu_data   *data;
	struct device           *dev = &pdev->dev;
	struct resource         *res;
651
	resource_size_t		ioaddr;
652
	struct component_match  *match = NULL;
653
	struct regmap		*infracfg;
654
	void                    *protect;
655
	int                     i, larb_nr, ret;
656 657
	u32			val;
	char                    *p;
658 659 660 661 662

	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;
	data->dev = dev;
663
	data->plat_data = of_device_get_match_data(dev);
664 665 666 667 668 669 670

	/* Protect memory. HW will access here while translation fault.*/
	protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
	if (!protect)
		return -ENOMEM;
	data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) {
		switch (data->plat_data->m4u_plat) {
		case M4U_MT2712:
			p = "mediatek,mt2712-infracfg";
			break;
		case M4U_MT8173:
			p = "mediatek,mt8173-infracfg";
			break;
		default:
			p = NULL;
		}

		infracfg = syscon_regmap_lookup_by_compatible(p);

		if (IS_ERR(infracfg))
			return PTR_ERR(infracfg);

		ret = regmap_read(infracfg, REG_INFRA_MISC, &val);
		if (ret)
			return ret;
		data->enable_4GB = !!(val & F_DDR_4GB_SUPPORT_EN);
	}
693

694 695 696 697
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	data->base = devm_ioremap_resource(dev, res);
	if (IS_ERR(data->base))
		return PTR_ERR(data->base);
698
	ioaddr = res->start;
699 700 701 702 703

	data->irq = platform_get_irq(pdev, 0);
	if (data->irq < 0)
		return data->irq;

704
	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) {
705 706 707 708
		data->bclk = devm_clk_get(dev, "bclk");
		if (IS_ERR(data->bclk))
			return PTR_ERR(data->bclk);
	}
709 710 711 712 713 714 715 716 717

	larb_nr = of_count_phandle_with_args(dev->of_node,
					     "mediatek,larbs", NULL);
	if (larb_nr < 0)
		return larb_nr;

	for (i = 0; i < larb_nr; i++) {
		struct device_node *larbnode;
		struct platform_device *plarbdev;
718
		u32 id;
719 720 721 722 723

		larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
		if (!larbnode)
			return -EINVAL;

724 725
		if (!of_device_is_available(larbnode)) {
			of_node_put(larbnode);
726
			continue;
727
		}
728

729 730 731 732
		ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id);
		if (ret)/* The id is consecutive if there is no this property */
			id = i;

733
		plarbdev = of_find_device_by_node(larbnode);
734 735
		if (!plarbdev) {
			of_node_put(larbnode);
736
			return -EPROBE_DEFER;
737
		}
738
		data->larb_imu[id].dev = &plarbdev->dev;
739

740 741
		component_match_add_release(dev, &match, release_of,
					    compare_of, larbnode);
742 743 744 745 746 747 748 749
	}

	platform_set_drvdata(pdev, data);

	ret = mtk_iommu_hw_init(data);
	if (ret)
		return ret;

750 751 752 753 754 755 756 757 758 759 760 761
	ret = iommu_device_sysfs_add(&data->iommu, dev, NULL,
				     "mtk-iommu.%pa", &ioaddr);
	if (ret)
		return ret;

	iommu_device_set_ops(&data->iommu, &mtk_iommu_ops);
	iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode);

	ret = iommu_device_register(&data->iommu);
	if (ret)
		return ret;

762
	spin_lock_init(&data->tlb_lock);
763 764
	list_add_tail(&data->list, &m4ulist);

765 766 767 768 769 770 771 772 773 774
	if (!iommu_present(&platform_bus_type))
		bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);

	return component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
}

static int mtk_iommu_remove(struct platform_device *pdev)
{
	struct mtk_iommu_data *data = platform_get_drvdata(pdev);

775 776 777
	iommu_device_sysfs_remove(&data->iommu);
	iommu_device_unregister(&data->iommu);

778 779 780 781 782 783 784 785 786
	if (iommu_present(&platform_bus_type))
		bus_set_iommu(&platform_bus_type, NULL);

	clk_disable_unprepare(data->bclk);
	devm_free_irq(&pdev->dev, data->irq, data);
	component_master_del(&pdev->dev, &mtk_iommu_com_ops);
	return 0;
}

787
static int __maybe_unused mtk_iommu_suspend(struct device *dev)
788 789 790 791 792
{
	struct mtk_iommu_data *data = dev_get_drvdata(dev);
	struct mtk_iommu_suspend_reg *reg = &data->reg;
	void __iomem *base = data->base;

793
	reg->wr_len_ctrl = readl_relaxed(base + REG_MMU_WR_LEN_CTRL);
794
	reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL);
795 796 797 798
	reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
	reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
	reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0);
	reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
799
	reg->ivrp_paddr = readl_relaxed(base + REG_MMU_IVRP_PADDR);
800
	reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG);
801
	clk_disable_unprepare(data->bclk);
802 803 804
	return 0;
}

805
static int __maybe_unused mtk_iommu_resume(struct device *dev)
806 807 808
{
	struct mtk_iommu_data *data = dev_get_drvdata(dev);
	struct mtk_iommu_suspend_reg *reg = &data->reg;
809
	struct mtk_iommu_domain *m4u_dom = data->m4u_dom;
810
	void __iomem *base = data->base;
811
	int ret;
812

813 814 815 816 817
	ret = clk_prepare_enable(data->bclk);
	if (ret) {
		dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret);
		return ret;
	}
818
	writel_relaxed(reg->wr_len_ctrl, base + REG_MMU_WR_LEN_CTRL);
819
	writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL);
820 821 822 823
	writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
	writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
	writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0);
	writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL);
824
	writel_relaxed(reg->ivrp_paddr, base + REG_MMU_IVRP_PADDR);
825
	writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG);
826
	if (m4u_dom)
827
		writel(m4u_dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
828
		       base + REG_MMU_PT_BASE_ADDR);
829 830 831
	return 0;
}

832
static const struct dev_pm_ops mtk_iommu_pm_ops = {
833
	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume)
834 835
};

836 837
static const struct mtk_iommu_plat_data mt2712_data = {
	.m4u_plat     = M4U_MT2712,
838
	.flags        = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG,
839
	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
840
	.larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}, {6}, {7}},
841 842
};

843 844 845 846 847
static const struct mtk_iommu_plat_data mt6779_data = {
	.m4u_plat      = M4U_MT6779,
	.flags         = HAS_SUB_COMM | OUT_ORDER_WR_EN | WR_THROT_EN,
	.inv_sel_reg   = REG_MMU_INV_SEL_GEN2,
	.larbid_remap  = {{0}, {1}, {2}, {3}, {5}, {7, 8}, {10}, {9}},
848 849
};

850 851 852 853 854 855 856
static const struct mtk_iommu_plat_data mt8167_data = {
	.m4u_plat     = M4U_MT8167,
	.flags        = RESET_AXI | HAS_LEGACY_IVRP_PADDR,
	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
	.larbid_remap = {{0}, {1}, {2}}, /* Linear mapping. */
};

857 858
static const struct mtk_iommu_plat_data mt8173_data = {
	.m4u_plat     = M4U_MT8173,
859 860
	.flags	      = HAS_4GB_MODE | HAS_BCLK | RESET_AXI |
			HAS_LEGACY_IVRP_PADDR,
861
	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
862
	.larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */
863 864
};

865 866
static const struct mtk_iommu_plat_data mt8183_data = {
	.m4u_plat     = M4U_MT8183,
867
	.flags        = RESET_AXI,
868
	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
869
	.larbid_remap = {{0}, {4}, {5}, {6}, {7}, {2}, {3}, {1}},
870 871
};

872
static const struct of_device_id mtk_iommu_of_ids[] = {
873
	{ .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data},
874
	{ .compatible = "mediatek,mt6779-m4u", .data = &mt6779_data},
875
	{ .compatible = "mediatek,mt8167-m4u", .data = &mt8167_data},
876
	{ .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data},
877
	{ .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data},
878 879 880 881 882 883 884 885
	{}
};

static struct platform_driver mtk_iommu_driver = {
	.probe	= mtk_iommu_probe,
	.remove	= mtk_iommu_remove,
	.driver	= {
		.name = "mtk-iommu",
886
		.of_match_table = mtk_iommu_of_ids,
887 888 889 890
		.pm = &mtk_iommu_pm_ops,
	}
};

891
static int __init mtk_iommu_init(void)
892 893 894 895
{
	int ret;

	ret = platform_driver_register(&mtk_iommu_driver);
896 897
	if (ret != 0)
		pr_err("Failed to register MTK IOMMU driver\n");
898

899
	return ret;
900 901
}

902
subsys_initcall(mtk_iommu_init)