spi-summary.rst 30.1 KB
Newer Older
1
====================================
2 3 4
Overview of Linux kernel SPI support
====================================

5
02-Feb-2012
6 7 8

What is SPI?
------------
9 10
The "Serial Peripheral Interface" (SPI) is a synchronous four wire serial
link used to connect microcontrollers to sensors, memory, and peripherals.
11
It's a simple "de facto" standard, not complicated enough to acquire a
12
standardization body.  SPI uses a host/target configuration.
13

David Brownell's avatar
David Brownell committed
14
The three signal wires hold a clock (SCK, often on the order of 10 MHz),
15 16 17
and parallel data lines with "Master Out, Slave In" (MOSI) or "Master In,
Slave Out" (MISO) signals.  (Other names are also used.)  There are four
clocking modes through which data is exchanged; mode-0 and mode-3 are most
18
commonly used.  Each clock cycle shifts data out and data in; the clock
19 20
doesn't cycle except when there is a data bit to shift.  Not all data bits
are used though; not every protocol uses those full duplex capabilities.
21

22
SPI hosts use a fourth "chip select" line to activate a given SPI target
23
device, so those three signal wires may be connected to several chips
24 25
in parallel.  All SPI targets support chipselects; they are usually active
low signals, labeled nCSx for target 'x' (e.g. nCS0).  Some devices have
26
other signals, often including an interrupt to the host.
27

28
Unlike serial busses like USB or SMBus, even low level protocols for
29
SPI target functions are usually not interoperable between vendors
David Brownell's avatar
David Brownell committed
30
(except for commodities like SPI memory chips).
31 32 33 34 35 36 37

  - SPI may be used for request/response style device protocols, as with
    touchscreen sensors and memory chips.

  - It may also be used to stream data in either direction (half duplex),
    or both of them at the same time (full duplex).

38
  - Some devices may use eight bit words.  Others may use different word
39 40
    lengths, such as streams of 12-bit or 20-bit digital samples.

41 42 43 44 45
  - Words are usually sent with their most significant bit (MSB) first,
    but sometimes the least significant bit (LSB) goes first instead.

  - Sometimes SPI is used to daisy-chain devices, like shift registers.

46 47
In the same way, SPI targets will only rarely support any kind of automatic
discovery/enumeration protocol. The tree of target devices accessible from
48 49
a given SPI host controller will normally be set up manually, with
configuration tables.
50 51 52 53 54 55 56

SPI is only one of the names used by such four-wire protocols, and
most controllers have no problem handling "MicroWire" (think of it as
half-duplex SPI, for request/response protocols), SSP ("Synchronous
Serial Protocol"), PSP ("Programmable Serial Protocol"), and other
related protocols.

57 58 59 60 61 62 63 64
Some chips eliminate a signal line by combining MOSI and MISO, and
limiting themselves to half-duplex at the hardware level.  In fact
some SPI chips have this signal mode as a strapping option.  These
can be accessed using the same programming interface as SPI, but of
course they won't handle full duplex transfers.  You may find such
chips described as using "three wire" signaling: SCK, data, nCSx.
(That data line is sometimes called MOMI or SISO.)

65 66
Microcontrollers often support both host and target sides of the SPI
protocol.  This document (and Linux) supports both the host and target
67
sides of SPI interactions.
68 69 70 71 72 73 74 75 76 77


Who uses it?  On what kinds of systems?
---------------------------------------
Linux developers using SPI are probably writing device drivers for embedded
systems boards.  SPI is used to control external chips, and it is also a
protocol supported by every MMC or SD memory card.  (The older "DataFlash"
cards, predating MMC cards but using the same connectors and card shape,
support only SPI.)  Some PC hardware uses SPI flash for BIOS code.

78
SPI target chips range from digital/analog converters used for analog
79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
sensors and codecs, to memory, to peripherals like USB controllers
or Ethernet adapters; and more.

Most systems using SPI will integrate a few devices on a mainboard.
Some provide SPI links on expansion connectors; in cases where no
dedicated SPI controller exists, GPIO pins can be used to create a
low speed "bitbanging" adapter.  Very few systems will "hotplug" an SPI
controller; the reasons to use SPI focus on low cost and simple operation,
and if dynamic reconfiguration is important, USB will often be a more
appropriate low-pincount peripheral bus.

Many microcontrollers that can run Linux integrate one or more I/O
interfaces with SPI modes.  Given SPI support, they could use MMC or SD
cards without needing a special purpose MMC/SD/SDIO controller.


95 96 97 98 99 100 101 102 103 104 105 106 107
I'm confused.  What are these four SPI "clock modes"?
-----------------------------------------------------
It's easy to be confused here, and the vendor documentation you'll
find isn't necessarily helpful.  The four modes combine two mode bits:

 - CPOL indicates the initial clock polarity.  CPOL=0 means the
   clock starts low, so the first (leading) edge is rising, and
   the second (trailing) edge is falling.  CPOL=1 means the clock
   starts high, so the first (leading) edge is falling.

 - CPHA indicates the clock phase used to sample data; CPHA=0 says
   sample on the leading edge, CPHA=1 means the trailing edge.

Randy Dunlap's avatar
Randy Dunlap committed
108
   Since the signal needs to stabilize before it's sampled, CPHA=0
109 110 111 112 113 114 115 116 117 118 119
   implies that its data is written half a clock before the first
   clock edge.  The chipselect may have made it become available.

Chip specs won't always say "uses SPI mode X" in as many words,
but their timing diagrams will make the CPOL and CPHA modes clear.

In the SPI mode number, CPOL is the high order bit and CPHA is the
low order bit.  So when a chip's timing diagram shows the clock
starting low (CPOL=0) and data stabilized for sampling during the
trailing clock edge (CPHA=1), that's SPI mode 1.

David Brownell's avatar
David Brownell committed
120
Note that the clock mode is relevant as soon as the chipselect goes
121
active.  So the host must set the clock to inactive before selecting
122
a target, and the target can tell the chosen polarity by sampling the
David Brownell's avatar
David Brownell committed
123 124
clock level when its select line goes active.  That's why many devices
support for example both modes 0 and 3:  they don't care about polarity,
125
and always clock data in/out on rising clock edges.
David Brownell's avatar
David Brownell committed
126

127

128 129 130
How do these driver programming interfaces work?
------------------------------------------------
The <linux/spi/spi.h> header file includes kerneldoc, as does the
David Brownell's avatar
David Brownell committed
131 132 133
main source code, and you should certainly read that chapter of the
kernel API document.  This is just an overview, so you get the big
picture before those details.
134

135 136 137 138 139 140
SPI requests always go into I/O queues.  Requests for a given SPI device
are always executed in FIFO order, and complete asynchronously through
completion callbacks.  There are also some simple synchronous wrappers
for those calls, including ones for common transaction types like writing
a command and then reading its response.

141 142
There are two types of SPI driver, here called:

143 144
  Controller drivers ...
        controllers may be built into System-On-Chip
145
	processors, and often support both Controller and target roles.
146
	These drivers touch hardware registers and may use DMA.
147
	Or they can be PIO bitbangers, needing just GPIO pins.
148

149 150
  Protocol drivers ...
        these pass messages through the controller
151
	driver to communicate with a target or Controller device on the
152 153 154 155 156 157 158 159
	other side of an SPI link.

So for example one protocol driver might talk to the MTD layer to export
data to filesystems stored on SPI flash like DataFlash; and others might
control audio interfaces, present touchscreen sensors as input interfaces,
or monitor temperature and voltage levels during industrial processing.
And those might all be sharing the same controller driver.

160 161
A "struct spi_device" encapsulates the controller-side interface between
those two types of drivers.
162 163

There is a minimal core of SPI programming interfaces, focussing on
David Brownell's avatar
David Brownell committed
164
using the driver model to connect controller and protocol drivers using
165
device tables provided by board specific initialization code.  SPI
166
shows up in sysfs in several locations::
167

Tony Jones's avatar
Tony Jones committed
168 169
   /sys/devices/.../CTLR ... physical node for a given SPI controller

David Brownell's avatar
David Brownell committed
170
   /sys/devices/.../CTLR/spiB.C ... spi_device on bus "B",
171 172
	chipselect C, accessed through CTLR.

Tony Jones's avatar
Tony Jones committed
173
   /sys/bus/spi/devices/spiB.C ... symlink to that physical
174
	.../CTLR/spiB.C device
Tony Jones's avatar
Tony Jones committed
175

David Brownell's avatar
David Brownell committed
176 177 178
   /sys/devices/.../CTLR/spiB.C/modalias ... identifies the driver
	that should be used with this device (for hotplug/coldplug)

179 180
   /sys/bus/spi/drivers/D ... driver for one or more spi*.* devices

181
   /sys/class/spi_master/spiB ... symlink to a logical node which could hold
182
	class related state for the SPI host controller managing bus "B".
183 184
	All spiB.* devices share one physical SPI bus segment, with SCLK,
	MOSI, and MISO.
185

186
   /sys/devices/.../CTLR/slave ... virtual file for (un)registering the
187 188 189
	target device for an SPI target controller.
	Writing the driver name of an SPI target handler to this file
	registers the target device; writing "(null)" unregisters the target
190
	device.
191
	Reading from this file shows the name of the target device ("(null)"
192 193
	if not registered).

194
   /sys/class/spi_slave/spiB ... symlink to a logical node which could hold
195
	class related state for the SPI target controller on bus "B".  When
196
	registered, a single spiB.* device is present here, possible sharing
197
	the physical SPI bus segment with other SPI target devices.
198

199 200
At this time, the only class-specific state is the bus number ("B" in "spiB"),
so those /sys/class entries are only useful to quickly identify busses.
Tony Jones's avatar
Tony Jones committed
201

202 203 204 205 206 207 208

How does board-specific init code declare SPI devices?
------------------------------------------------------
Linux needs several kinds of information to properly configure SPI devices.
That information is normally provided by board-specific code, even for
chips that do support some of automated discovery/enumeration.

209 210
Declare Controllers
^^^^^^^^^^^^^^^^^^^
211 212 213 214 215 216 217 218 219 220 221 222 223 224

The first kind of information is a list of what SPI controllers exist.
For System-on-Chip (SOC) based boards, these will usually be platform
devices, and the controller may need some platform_data in order to
operate properly.  The "struct platform_device" will include resources
like the physical address of the controller's first register and its IRQ.

Platforms will often abstract the "register SPI controller" operation,
maybe coupling it with code to initialize pin configurations, so that
the arch/.../mach-*/board-*.c files for several boards can all share the
same basic controller setup code.  This is because most SOCs have several
SPI-capable controllers, and only the ones actually usable on a given
board should normally be set up and registered.

225
So for example arch/.../mach-*/board-*.c files might have code like::
226

227
	#include <mach/spi.h>	/* for mysoc_spi_data */
228 229 230 231

	/* if your mach-* infrastructure doesn't support kernels that can
	 * run on multiple boards, pdata wouldn't benefit from "__init".
	 */
232
	static struct mysoc_spi_data pdata __initdata = { ... };
233 234 235 236 237 238 239 240 241

	static __init board_init(void)
	{
		...
		/* this board only uses SPI controller #2 */
		mysoc_register_spi(2, &pdata);
		...
	}

242
And SOC-specific utility code might look something like::
243

244
	#include <mach/spi.h>
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272

	static struct platform_device spi2 = { ... };

	void mysoc_register_spi(unsigned n, struct mysoc_spi_data *pdata)
	{
		struct mysoc_spi_data *pdata2;

		pdata2 = kmalloc(sizeof *pdata2, GFP_KERNEL);
		*pdata2 = pdata;
		...
		if (n == 2) {
			spi2->dev.platform_data = pdata2;
			register_platform_device(&spi2);

			/* also: set up pin modes so the spi2 signals are
			 * visible on the relevant pins ... bootloaders on
			 * production boards may already have done this, but
			 * developer boards will often need Linux to do it.
			 */
		}
		...
	}

Notice how the platform_data for boards may be different, even if the
same SOC controller is used.  For example, on one board SPI might use
an external clock, where another derives the SPI clock from current
settings of some master clock.

273
Declare target Devices
274
^^^^^^^^^^^^^^^^^^^^^^
275

276
The second kind of information is a list of what SPI target devices exist
277 278 279 280 281
on the target board, often with some board-specific data needed for the
driver to work correctly.

Normally your arch/.../mach-*/board-*.c files would provide a small table
listing the SPI devices on each board.  (This would typically be only a
282
small handful.)  That might look like::
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315

	static struct ads7846_platform_data ads_info = {
		.vref_delay_usecs	= 100,
		.x_plate_ohms		= 580,
		.y_plate_ohms		= 410,
	};

	static struct spi_board_info spi_board_info[] __initdata = {
	{
		.modalias	= "ads7846",
		.platform_data	= &ads_info,
		.mode		= SPI_MODE_0,
		.irq		= GPIO_IRQ(31),
		.max_speed_hz	= 120000 /* max sample rate at 3V */ * 16,
		.bus_num	= 1,
		.chip_select	= 0,
	},
	};

Again, notice how board-specific information is provided; each chip may need
several types.  This example shows generic constraints like the fastest SPI
clock to allow (a function of board voltage in this case) or how an IRQ pin
is wired, plus chip-specific constraints like an important delay that's
changed by the capacitance at one pin.

(There's also "controller_data", information that may be useful to the
controller driver.  An example would be peripheral-specific DMA tuning
data or chipselect callbacks.  This is stored in spi_device later.)

The board_info should provide enough information to let the system work
without the chip's driver being loaded.  The most troublesome aspect of
that is likely the SPI_CS_HIGH bit in the spi_device.mode field, since
sharing a bus with a device that interprets chipselect "backwards" is
David Brownell's avatar
David Brownell committed
316
not possible until the infrastructure knows how to deselect it.
317 318

Then your board initialization code would register that table with the SPI
319
infrastructure, so that it's available later when the SPI host controller
320
driver is registered::
321 322 323 324 325

	spi_register_board_info(spi_board_info, ARRAY_SIZE(spi_board_info));

Like with other static board-specific setup, you won't unregister those.

David Brownell's avatar
David Brownell committed
326 327
The widely used "card" style computers bundle memory, cpu, and little else
onto a card that's maybe just thirty square centimeters.  On such systems,
328
your ``arch/.../mach-.../board-*.c`` file would primarily provide information
David Brownell's avatar
David Brownell committed
329 330 331
about the devices on the mainboard into which such a card is plugged.  That
certainly includes SPI devices hooked up through the card connectors!

332

333 334
Non-static Configurations
^^^^^^^^^^^^^^^^^^^^^^^^^
335

David Brownell's avatar
David Brownell committed
336
When Linux includes support for MMC/SD/SDIO/DataFlash cards through SPI, those
David Brownell's avatar
David Brownell committed
337 338
configurations will also be dynamic.  Fortunately, such devices all support
basic device identification probes, so they should hotplug normally.
David Brownell's avatar
David Brownell committed
339

340 341 342

How do I write an "SPI Protocol Driver"?
----------------------------------------
David Brownell's avatar
David Brownell committed
343 344
Most SPI drivers are currently kernel drivers, but there's also support
for userspace drivers.  Here we talk only about kernel drivers.
345

346
SPI protocol drivers somewhat resemble platform device drivers::
347 348 349 350

	static struct spi_driver CHIP_driver = {
		.driver = {
			.name		= "CHIP",
351
			.pm		= &CHIP_pm_ops,
352
		},
353 354

		.probe		= CHIP_probe,
355
		.remove		= CHIP_remove,
356 357
	};

358
The driver core will automatically attempt to bind this driver to any SPI
359
device whose board_info gave a modalias of "CHIP".  Your probe() code
Tony Jones's avatar
Tony Jones committed
360 361
might look like this unless you're creating a device which is managing
a bus (appearing under /sys/class/spi_master).
362

363 364
::

365
	static int CHIP_probe(struct spi_device *spi)
366 367
	{
		struct CHIP			*chip;
368 369 370 371 372 373
		struct CHIP_platform_data	*pdata;

		/* assuming the driver requires board-specific data: */
		pdata = &spi->dev.platform_data;
		if (!pdata)
			return -ENODEV;
374 375 376 377 378

		/* get memory for driver's per-chip state */
		chip = kzalloc(sizeof *chip, GFP_KERNEL);
		if (!chip)
			return -ENOMEM;
379
		spi_set_drvdata(spi, chip);
380 381 382 383 384 385 386

		... etc
		return 0;
	}

As soon as it enters probe(), the driver may issue I/O requests to
the SPI device using "struct spi_message".  When remove() returns,
David Brownell's avatar
David Brownell committed
387 388
or after probe() fails, the driver guarantees that it won't submit
any more such messages.
389

390
  - An spi_message is a sequence of protocol operations, executed
391 392 393 394 395
    as one atomic sequence.  SPI driver controls include:

      + when bidirectional reads and writes start ... by how its
        sequence of spi_transfer requests is arranged;

David Brownell's avatar
David Brownell committed
396 397 398 399 400
      + which I/O buffers are used ... each spi_transfer wraps a
        buffer for each transfer direction, supporting full duplex
        (two pointers, maybe the same one in both cases) and half
        duplex (one pointer is NULL) transfers;

401
      + optionally defining short delays after transfers ... using
402 403 404 405 406
        the spi_transfer.delay.value setting (this delay can be the
        only protocol effect, if the buffer length is zero) ...
        when specifying this delay the default spi_transfer.delay.unit
        is microseconds, however this can be adjusted to clock cycles
        or nanoseconds if needed;
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423

      + whether the chipselect becomes inactive after a transfer and
        any delay ... by using the spi_transfer.cs_change flag;

      + hinting whether the next message is likely to go to this same
        device ... using the spi_transfer.cs_change flag on the last
	transfer in that atomic group, and potentially saving costs
	for chip deselect and select operations.

  - Follow standard kernel rules, and provide DMA-safe buffers in
    your messages.  That way controller drivers using DMA aren't forced
    to make extra copies unless the hardware requires it (e.g. working
    around hardware errata that force the use of bounce buffering).

  - The basic I/O primitive is spi_async().  Async requests may be
    issued in any context (irq handler, task, etc) and completion
    is reported using a callback provided with the message.
424 425
    After any detected error, the chip is deselected and processing
    of that spi_message is aborted.
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441

  - There are also synchronous wrappers like spi_sync(), and wrappers
    like spi_read(), spi_write(), and spi_write_then_read().  These
    may be issued only in contexts that may sleep, and they're all
    clean (and small, and "optional") layers over spi_async().

  - The spi_write_then_read() call, and convenience wrappers around
    it, should only be used with small amounts of data where the
    cost of an extra copy may be ignored.  It's designed to support
    common RPC-style requests, such as writing an eight bit command
    and reading a sixteen bit response -- spi_w8r16() being one its
    wrappers, doing exactly that.

Some drivers may need to modify spi_device characteristics like the
transfer mode, wordsize, or clock rate.  This is done with spi_setup(),
which would normally be called from probe() before the first I/O is
David Brownell's avatar
David Brownell committed
442 443
done to the device.  However, that can also be called at any time
that no message is pending for that device.
444 445 446 447 448 449

While "spi_device" would be the bottom boundary of the driver, the
upper boundaries might include sysfs (especially for sensor readings),
the input layer, ALSA, networking, MTD, the character device framework,
or other Linux subsystems.

450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
Note that there are two types of memory your driver must manage as part
of interacting with SPI devices.

  - I/O buffers use the usual Linux rules, and must be DMA-safe.
    You'd normally allocate them from the heap or free page pool.
    Don't use the stack, or anything that's declared "static".

  - The spi_message and spi_transfer metadata used to glue those
    I/O buffers into a group of protocol transactions.  These can
    be allocated anywhere it's convenient, including as part of
    other allocate-once driver data structures.  Zero-init these.

If you like, spi_message_alloc() and spi_message_free() convenience
routines are available to allocate and zero-initialize an spi_message
with several transfers.

466

467
How do I write an "SPI Controller Driver"?
468 469 470 471
-------------------------------------------------
An SPI controller will probably be registered on the platform_bus; write
a driver to bind to the device, whichever bus is involved.

472 473 474 475
The main task of this type of driver is to provide an "spi_controller".
Use spi_alloc_host() to allocate the host controller, and
spi_controller_get_devdata() to get the driver-private data allocated for that
device.
476

477 478
::

479
	struct spi_controller	*ctlr;
480 481
	struct CONTROLLER	*c;

482 483
	ctlr = spi_alloc_host(dev, sizeof *c);
	if (!ctlr)
484 485
		return -ENODEV;

486
	c = spi_controller_get_devdata(ctlr);
487

488 489 490 491
The driver will initialize the fields of that spi_controller, including the bus
number (maybe the same as the platform device ID) and three methods used to
interact with the SPI core and SPI protocol drivers.  It will also initialize
its own internal state.  (See below about bus numbering and those methods.)
492

493
After you initialize the spi_controller, then use spi_register_controller() to
494 495 496
publish it to the rest of the system. At that time, device nodes for the
controller and any predeclared spi devices will be made available, and
the driver model core will take care of binding them to drivers.
497

498 499
If you need to remove your SPI controller driver, spi_unregister_controller()
will reverse the effect of spi_register_controller().
500 501


502 503
Bus Numbering
^^^^^^^^^^^^^
504 505 506 507 508 509 510 511 512 513 514 515 516

Bus numbering is important, since that's how Linux identifies a given
SPI bus (shared SCK, MOSI, MISO).  Valid bus numbers start at zero.  On
SOC systems, the bus numbers should match the numbers defined by the chip
manufacturer.  For example, hardware controller SPI2 would be bus number 2,
and spi_board_info for devices connected to it would use that number.

If you don't have such hardware-assigned bus number, and for some reason
you can't just assign them, then provide a negative bus number.  That will
then be replaced by a dynamically assigned number. You'd then need to treat
this as a non-static configuration (see above).


517 518
SPI Host Controller Methods
^^^^^^^^^^^^^^^^^^^^^^^^^^^
519

520
``ctlr->setup(struct spi_device *spi)``
521 522 523
	This sets up the device clock rate, SPI mode, and word sizes.
	Drivers may change the defaults provided by board_info, and then
	call spi_setup(spi) to invoke this routine.  It may sleep.
524

525
	Unless each SPI target has its own configuration registers, don't
David Brownell's avatar
David Brownell committed
526 527
	change them right away ... otherwise drivers could corrupt I/O
	that's in progress for other SPI devices.
528

529 530 531
	.. note::

		BUG ALERT:  for some reason the first version of
532
		many spi_controller drivers seems to get this wrong.
533 534
		When you code setup(), ASSUME that the controller
		is actively processing transfers for another device.
535

536
``ctlr->cleanup(struct spi_device *spi)``
537 538 539 540
	Your controller driver may use spi_device.controller_state to hold
	state it dynamically associates with that device.  If you do that,
	be sure to provide the cleanup() method to free that state.

541
``ctlr->prepare_transfer_hardware(struct spi_controller *ctlr)``
542 543 544 545 546
	This will be called by the queue mechanism to signal to the driver
	that a message is coming in soon, so the subsystem requests the
	driver to prepare the transfer hardware by issuing this call.
	This may sleep.

547
``ctlr->unprepare_transfer_hardware(struct spi_controller *ctlr)``
548 549 550 551
	This will be called by the queue mechanism to signal to the driver
	that there are no more messages pending in the queue and it may
	relax the hardware (e.g. by power management calls). This may sleep.

552
``ctlr->transfer_one_message(struct spi_controller *ctlr, struct spi_message *mesg)``
553 554 555 556
	The subsystem calls the driver to transfer a single message while
	queuing transfers that arrive in the meantime. When the driver is
	finished with this message, it must call
	spi_finalize_current_message() so the subsystem can issue the next
557
	message. This may sleep.
558

559
``ctrl->transfer_one(struct spi_controller *ctlr, struct spi_device *spi, struct spi_transfer *transfer)``
560 561 562 563 564 565 566 567 568 569
	The subsystem calls the driver to transfer a single transfer while
	queuing transfers that arrive in the meantime. When the driver is
	finished with this transfer, it must call
	spi_finalize_current_transfer() so the subsystem can issue the next
	transfer. This may sleep. Note: transfer_one and transfer_one_message
	are mutually exclusive; when both are set, the generic subsystem does
	not call your transfer_one callback.

	Return values:

570 571 572 573
	* negative errno: error
	* 0: transfer is finished
	* 1: transfer is still in progress

574 575
``ctrl->set_cs_timing(struct spi_device *spi, u8 setup_clk_cycles, u8 hold_clk_cycles, u8 inactive_clk_cycles)``
	This method allows SPI client drivers to request SPI host controller
576 577 578
	for configuring device specific CS setup, hold and inactive timing
	requirements.

579 580
Deprecated Methods
^^^^^^^^^^^^^^^^^^
581

582
``ctrl->transfer(struct spi_device *spi, struct spi_message *message)``
583
	This must not sleep. Its responsibility is to arrange that the
584 585 586 587 588 589 590
	transfer happens and its complete() callback is issued. The two
	will normally happen later, after other transfers complete, and
	if the controller is idle it will need to be kickstarted. This
	method is not used on queued controllers and must be NULL if
	transfer_one_message() and (un)prepare_transfer_hardware() are
	implemented.

591

592 593
SPI Message Queue
^^^^^^^^^^^^^^^^^
594

595 596 597 598 599 600 601 602 603
If you are happy with the standard queueing mechanism provided by the
SPI subsystem, just implement the queued methods specified above. Using
the message queue has the upside of centralizing a lot of code and
providing pure process-context execution of methods. The message queue
can also be elevated to realtime priority on high-priority SPI traffic.

Unless the queueing mechanism in the SPI subsystem is selected, the bulk
of the driver will be managing the I/O queue fed by the now deprecated
function transfer().
604 605

That queue could be purely conceptual.  For example, a driver used only
606
for low-frequency sensor access might be fine using synchronous PIO.
607 608 609 610 611

But the queue will probably be very real, using message->queue, PIO,
often DMA (especially if the root filesystem is in SPI flash), and
execution contexts like IRQ handlers, tasklets, or workqueues (such
as keventd).  Your driver can be as fancy, or as simple, as you need.
612 613 614
Such a transfer() method would normally just add the message to a
queue, and then start some asynchronous transfer engine (unless it's
already running).
615 616


617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
Extensions to the SPI protocol
------------------------------
The fact that SPI doesn't have a formal specification or standard permits chip
manufacturers to implement the SPI protocol in slightly different ways. In most
cases, SPI protocol implementations from different vendors are compatible among
each other. For example, in SPI mode 0 (CPOL=0, CPHA=0) the bus lines may behave
like the following:

::

  nCSx ___                                                                   ___
          \_________________________________________________________________/
          •                                                                 •
          •                                                                 •
  SCLK         ___     ___     ___     ___     ___     ___     ___     ___
       _______/   \___/   \___/   \___/   \___/   \___/   \___/   \___/   \_____
          •   :   ;   :   ;   :   ;   :   ;   :   ;   :   ;   :   ;   :   ; •
          •   :   ;   :   ;   :   ;   :   ;   :   ;   :   ;   :   ;   :   ; •
  MOSI XXX__________         _______                 _______         ________XXX
  0xA5 XXX__/ 1     \_0_____/ 1     \_0_______0_____/ 1     \_0_____/ 1    \_XXX
          •       ;       ;       ;       ;       ;       ;       ;       ; •
          •       ;       ;       ;       ;       ;       ;       ;       ; •
  MISO XXX__________         _______________________          _______        XXX
  0xBA XXX__/     1 \_____0_/     1       1       1 \_____0__/    1  \____0__XXX

Legend::

  • marks the start/end of transmission;
  : marks when data is clocked into the peripheral;
  ; marks when data is clocked into the controller;
  X marks when line states are not specified.

In some few cases, chips extend the SPI protocol by specifying line behaviors
that other SPI protocols don't (e.g. data line state for when CS is not
asserted). Those distinct SPI protocols, modes, and configurations are supported
by different SPI mode flags.

MOSI idle state configuration
^^^^^^^^^^^^^^^^^^^^^^^^^^^^^

Common SPI protocol implementations don't specify any state or behavior for the
MOSI line when the controller is not clocking out data. However, there do exist
peripherals that require specific MOSI line state when data is not being clocked
out. For example, if the peripheral expects the MOSI line to be high when the
controller is not clocking out data (``SPI_MOSI_IDLE_HIGH``), then a transfer in
SPI mode 0 would look like the following:

::

  nCSx ___                                                                   ___
          \_________________________________________________________________/
          •                                                                 •
          •                                                                 •
  SCLK         ___     ___     ___     ___     ___     ___     ___     ___
       _______/   \___/   \___/   \___/   \___/   \___/   \___/   \___/   \_____
          •   :   ;   :   ;   :   ;   :   ;   :   ;   :   ;   :   ;   :   ; •
          •   :   ;   :   ;   :   ;   :   ;   :   ;   :   ;   :   ;   :   ; •
  MOSI _____         _______         _______         _______________         ___
  0x56      \_0_____/ 1     \_0_____/ 1     \_0_____/ 1       1     \_0_____/
          •       ;       ;       ;       ;       ;       ;       ;       ; •
          •       ;       ;       ;       ;       ;       ;       ;       ; •
  MISO XXX__________         _______________________          _______        XXX
  0xBA XXX__/     1 \_____0_/     1       1       1 \_____0__/    1  \____0__XXX

Legend::

  • marks the start/end of transmission;
  : marks when data is clocked into the peripheral;
  ; marks when data is clocked into the controller;
  X marks when line states are not specified.

In this extension to the usual SPI protocol, the MOSI line state is specified to
be kept high when CS is asserted but the controller is not clocking out data to
the peripheral and also when CS is not asserted.

Peripherals that require this extension must request it by setting the
``SPI_MOSI_IDLE_HIGH`` bit into the mode attribute of their ``struct
spi_device`` and call spi_setup(). Controllers that support this extension
should indicate it by setting ``SPI_MOSI_IDLE_HIGH`` in the mode_bits attribute
of their ``struct spi_controller``. The configuration to idle MOSI low is
analogous but uses the ``SPI_MOSI_IDLE_LOW`` mode bit.


700 701 702 703 704
THANKS TO
---------
Contributors to Linux-SPI discussions include (in alphabetical order,
by last name):

705 706 707 708 709 710 711 712 713 714
- Mark Brown
- David Brownell
- Russell King
- Grant Likely
- Dmitry Pervushin
- Stephen Street
- Mark Underwood
- Andrew Victor
- Linus Walleij
- Vitaly Wool