• Chandan Uddaraju's avatar
    drm/msm/dp: add support for DP PLL driver · 14975cff
    Chandan Uddaraju authored
    Add the needed DP PLL specific files to support
    display port interface on msm targets.
    
    The DP driver calls the DP PLL driver registration.
    The DP driver sets the link and pixel clock sources.
    
    Changes in v2:
    -- Update copyright markings on all relevant files.
    -- Use DRM_DEBUG_DP for debug msgs.
    
    Changes in v4:
    -- Update the DP link clock provider names
    
    Changes in V5:
    -- Addressed comments from Stephen Boyd, Rob clark.
    
    Changes in V6:
    -- Remove PLL as separate driver and include PLL as DP module
    -- Remove redundant clock parsing from PLL module and make DP as
       clock provider
    -- Map USB3 DPCOM and PHY IO using hardcoded register address and
       move mapping form parser to PLL module
    -- Access DP PHY modules from same base address using offsets instead of
       deriving base address of individual module from device tree.
    -- Remove dp_pll_10nm_util.c and include its functionality in
       dp_pll_10nm.c
    -- Introduce new data structures private to PLL module
    
    Changes in v7:
    
    -- Remove DRM_MSM_DP_PLL config from Makefile and Kconfig
    -- Remove set_parent from determin_rate API
    -- Remove phy_pll_vco_div_clk from parent list
    -- Remove flag CLK_DIVIDER_ONE_BASED
    -- Remove redundant cell-index property parsing
    
    Changes in v8:
    
    -- Unregister hardware clocks during driver cleanup
    
    Changes in v9:
    
    -- Remove redundant Kconfig option DRM_MSM_DP_10NM_PLL
    
    Changes in v10:
    
    -- Limit 10nm PLL function scope
    Signed-off-by: default avatarChandan Uddaraju <chandanu@codeaurora.org>
    Signed-off-by: default avatarVara Reddy <varar@codeaurora.org>
    Signed-off-by: default avatarTanmay Shah <tanmay@codeaurora.org>
    Signed-off-by: default avatarRob Clark <robdclark@chromium.org>
    14975cff
dp_power.c 8.14 KB