-
Victor Shih authored
Set GL9767 SDR104's clock to 205MHz and enable SSC feature depend on register 0x888 BIT(1). Signed-off-by:
Ben Chuang <ben.chuang@genesyslogic.com.tw> Signed-off-by:
Victor Shih <victor.shih@genesyslogic.com.tw> Acked-by:
Adrian Hunter <adrian.hunter@intel.com> Link: https://lore.kernel.org/r/20230609071441.451464-3-victorshihgli@gmail.comSigned-off-by:
Ulf Hansson <ulf.hansson@linaro.org>
d2754355