-
Nicolin Chen authored
WM8962 needs 24MHz clock for its MCLK, so choose PLL4 as the parent of clko1. Signed-off-by:
Nicolin Chen <b42378@freescale.com> Signed-off-by:
Shawn Guo <shawn.guo@linaro.org>
e7eccc7e
WM8962 needs 24MHz clock for its MCLK, so choose PLL4 as the parent of clko1. Signed-off-by:Nicolin Chen <b42378@freescale.com> Signed-off-by:
Shawn Guo <shawn.guo@linaro.org>