Commit 01ed80b0 authored by Steffen Trumtrar's avatar Steffen Trumtrar Committed by Dinh Nguyen

ARM: socfpga: dts: fix s2f_* clock name

The s2f_* clocks are called h2f_* in the datasheets.
Rename them accordingly in the socfpga.dtsi.
Signed-off-by: default avatarSteffen Trumtrar <s.trumtrar@pengutronix.de>
Signed-off-by: default avatarDinh Nguyen <dinguyen@altera.com>
parent 7857d560
......@@ -147,7 +147,7 @@ main_nand_sdmmc_clk: main_nand_sdmmc_clk {
reg = <0x58>;
};
cfg_s2f_usr0_clk: cfg_s2f_usr0_clk {
cfg_h2f_usr0_clk: cfg_h2f_usr0_clk {
#clock-cells = <0>;
compatible = "altr,socfpga-perip-clk";
clocks = <&main_pll>;
......@@ -198,7 +198,7 @@ per_base_clk: per_base_clk {
reg = <0x98>;
};
s2f_usr1_clk: s2f_usr1_clk {
h2f_usr1_clk: h2f_usr1_clk {
#clock-cells = <0>;
compatible = "altr,socfpga-perip-clk";
clocks = <&periph_pll>;
......@@ -235,7 +235,7 @@ ddr_dq_clk: ddr_dq_clk {
reg = <0xD0>;
};
s2f_usr2_clk: s2f_usr2_clk {
h2f_usr2_clk: h2f_usr2_clk {
#clock-cells = <0>;
compatible = "altr,socfpga-perip-clk";
clocks = <&sdram_pll>;
......@@ -335,14 +335,14 @@ dbg_timer_clk: dbg_timer_clk {
cfg_clk: cfg_clk {
#clock-cells = <0>;
compatible = "altr,socfpga-gate-clk";
clocks = <&cfg_s2f_usr0_clk>;
clocks = <&cfg_h2f_usr0_clk>;
clk-gate = <0x60 8>;
};
s2f_user0_clk: s2f_user0_clk {
h2f_user0_clk: h2f_user0_clk {
#clock-cells = <0>;
compatible = "altr,socfpga-gate-clk";
clocks = <&cfg_s2f_usr0_clk>;
clocks = <&cfg_h2f_usr0_clk>;
clk-gate = <0x60 9>;
};
......@@ -400,10 +400,10 @@ gpio_db_clk: gpio_db_clk {
div-reg = <0xa8 0 24>;
};
s2f_user1_clk: s2f_user1_clk {
h2f_user1_clk: h2f_user1_clk {
#clock-cells = <0>;
compatible = "altr,socfpga-gate-clk";
clocks = <&s2f_usr1_clk>;
clocks = <&h2f_usr1_clk>;
clk-gate = <0xa0 7>;
};
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment