Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kirill Smelkov
linux
Commits
1522ecae
Commit
1522ecae
authored
Nov 30, 2013
by
Ben Skeggs
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
drm/nouveau/bios: timing 2.0 entries can have subentries
Signed-off-by:
Ben Skeggs
<
bskeggs@redhat.com
>
parent
09692e5b
Changes
6
Hide whitespace changes
Inline
Side-by-side
Showing
6 changed files
with
34 additions
and
23 deletions
+34
-23
drivers/gpu/drm/nouveau/core/include/subdev/bios/timing.h
drivers/gpu/drm/nouveau/core/include/subdev/bios/timing.h
+4
-3
drivers/gpu/drm/nouveau/core/subdev/bios/timing.c
drivers/gpu/drm/nouveau/core/subdev/bios/timing.c
+18
-8
drivers/gpu/drm/nouveau/core/subdev/fb/ramnv50.c
drivers/gpu/drm/nouveau/core/subdev/fb/ramnv50.c
+3
-2
drivers/gpu/drm/nouveau/core/subdev/fb/ramnva3.c
drivers/gpu/drm/nouveau/core/subdev/fb/ramnva3.c
+3
-3
drivers/gpu/drm/nouveau/core/subdev/fb/ramnvc0.c
drivers/gpu/drm/nouveau/core/subdev/fb/ramnvc0.c
+3
-3
drivers/gpu/drm/nouveau/core/subdev/fb/ramnve0.c
drivers/gpu/drm/nouveau/core/subdev/fb/ramnve0.c
+3
-4
No files found.
drivers/gpu/drm/nouveau/core/include/subdev/bios/timing.h
View file @
1522ecae
#ifndef __NVBIOS_TIMING_H__
#define __NVBIOS_TIMING_H__
u16
nvbios_timing_table
(
struct
nouveau_bios
*
,
u8
*
ver
,
u8
*
hdr
,
u8
*
cnt
,
u8
*
len
);
u16
nvbios_timing_entry
(
struct
nouveau_bios
*
,
int
idx
,
u8
*
ver
,
u8
*
hdr
);
u16
nvbios_timingTe
(
struct
nouveau_bios
*
,
u8
*
ver
,
u8
*
hdr
,
u8
*
cnt
,
u8
*
len
,
u8
*
snr
,
u8
*
ssz
);
u16
nvbios_timingEe
(
struct
nouveau_bios
*
,
int
idx
,
u8
*
ver
,
u8
*
hdr
,
u8
*
cnt
,
u8
*
len
);
#endif
drivers/gpu/drm/nouveau/core/subdev/bios/timing.c
View file @
1522ecae
...
...
@@ -27,8 +27,8 @@
#include <subdev/bios/timing.h>
u16
nvbios_timing
_tabl
e
(
struct
nouveau_bios
*
bios
,
u8
*
ver
,
u8
*
hdr
,
u8
*
cnt
,
u8
*
len
)
nvbios_timing
T
e
(
struct
nouveau_bios
*
bios
,
u8
*
ver
,
u8
*
hdr
,
u8
*
cnt
,
u8
*
len
,
u8
*
snr
,
u8
*
ssz
)
{
struct
bit_entry
bit_P
;
u16
timing
=
0x0000
;
...
...
@@ -47,11 +47,15 @@ nvbios_timing_table(struct nouveau_bios *bios,
*
hdr
=
nv_ro08
(
bios
,
timing
+
1
);
*
cnt
=
nv_ro08
(
bios
,
timing
+
2
);
*
len
=
nv_ro08
(
bios
,
timing
+
3
);
*
snr
=
0
;
*
ssz
=
0
;
return
timing
;
case
0x20
:
*
hdr
=
nv_ro08
(
bios
,
timing
+
1
);
*
cnt
=
nv_ro08
(
bios
,
timing
+
3
);
*
cnt
=
nv_ro08
(
bios
,
timing
+
5
);
*
len
=
nv_ro08
(
bios
,
timing
+
2
);
*
snr
=
nv_ro08
(
bios
,
timing
+
4
);
*
ssz
=
nv_ro08
(
bios
,
timing
+
3
);
return
timing
;
default:
break
;
...
...
@@ -63,11 +67,17 @@ nvbios_timing_table(struct nouveau_bios *bios,
}
u16
nvbios_timing_entry
(
struct
nouveau_bios
*
bios
,
int
idx
,
u8
*
ver
,
u8
*
len
)
nvbios_timingEe
(
struct
nouveau_bios
*
bios
,
int
idx
,
u8
*
ver
,
u8
*
hdr
,
u8
*
cnt
,
u8
*
len
)
{
u8
hdr
,
cnt
;
u16
timing
=
nvbios_timing_table
(
bios
,
ver
,
&
hdr
,
&
cnt
,
len
);
if
(
timing
&&
idx
<
cnt
)
return
timing
+
hdr
+
(
idx
*
*
len
);
u8
snr
,
ssz
;
u16
timing
=
nvbios_timingTe
(
bios
,
ver
,
hdr
,
cnt
,
len
,
&
snr
,
&
ssz
);
if
(
timing
&&
idx
<
*
cnt
)
{
timing
+=
*
hdr
+
idx
*
(
*
len
+
(
snr
*
ssz
));
*
hdr
=
*
len
;
*
cnt
=
snr
;
*
len
=
ssz
;
return
timing
;
}
return
0x0000
;
}
drivers/gpu/drm/nouveau/core/subdev/fb/ramnv50.c
View file @
1522ecae
...
...
@@ -74,7 +74,7 @@ nv50_ram_calc(struct nouveau_fb *pfb, u32 freq)
u32
data
;
u8
size
;
}
ramcfg
,
timing
;
u8
ver
,
hdr
,
cnt
,
strap
;
u8
ver
,
hdr
,
cnt
,
len
,
strap
;
int
N1
,
M1
,
N2
,
M2
,
P
;
int
ret
,
i
;
...
...
@@ -102,7 +102,8 @@ nv50_ram_calc(struct nouveau_fb *pfb, u32 freq)
/* lookup memory timings, if bios says they're present */
strap
=
nv_ro08
(
bios
,
ramcfg
.
data
+
0x01
);
if
(
strap
!=
0xff
)
{
timing
.
data
=
nvbios_timing_entry
(
bios
,
strap
,
&
ver
,
&
hdr
);
timing
.
data
=
nvbios_timingEe
(
bios
,
strap
,
&
ver
,
&
hdr
,
&
cnt
,
&
len
);
if
(
!
timing
.
data
||
ver
!=
0x10
||
hdr
<
0x12
)
{
nv_error
(
pfb
,
"invalid/missing timing entry "
"%02x %04x %02x %02x
\n
"
,
...
...
drivers/gpu/drm/nouveau/core/subdev/fb/ramnva3.c
View file @
1522ecae
...
...
@@ -79,7 +79,7 @@ nva3_ram_calc(struct nouveau_fb *pfb, u32 freq)
struct
nva3_ram
*
ram
=
(
void
*
)
pfb
->
ram
;
struct
nva3_ramfuc
*
fuc
=
&
ram
->
fuc
;
struct
nva3_clock_info
mclk
;
u8
ver
,
cnt
,
strap
;
u8
ver
,
cnt
,
len
,
strap
;
u32
data
;
struct
{
u32
data
;
...
...
@@ -113,8 +113,8 @@ nva3_ram_calc(struct nouveau_fb *pfb, u32 freq)
/* lookup memory timings, if bios says they're present */
strap
=
nv_ro08
(
bios
,
ramcfg
.
data
+
0x01
);
if
(
strap
!=
0xff
)
{
timing
.
data
=
nvbios_timing
_entry
(
bios
,
strap
,
&
ver
,
&
timing
.
size
);
timing
.
data
=
nvbios_timing
Ee
(
bios
,
strap
,
&
ver
,
&
timing
.
size
,
&
cnt
,
&
len
);
if
(
!
timing
.
data
||
ver
!=
0x10
||
timing
.
size
<
0x19
)
{
nv_error
(
pfb
,
"invalid/missing timing entry
\n
"
);
return
-
EINVAL
;
...
...
drivers/gpu/drm/nouveau/core/subdev/fb/ramnvc0.c
View file @
1522ecae
...
...
@@ -133,7 +133,7 @@ nvc0_ram_calc(struct nouveau_fb *pfb, u32 freq)
struct
nouveau_bios
*
bios
=
nouveau_bios
(
pfb
);
struct
nvc0_ram
*
ram
=
(
void
*
)
pfb
->
ram
;
struct
nvc0_ramfuc
*
fuc
=
&
ram
->
fuc
;
u8
ver
,
cnt
,
strap
;
u8
ver
,
cnt
,
len
,
strap
;
struct
{
u32
data
;
u8
size
;
...
...
@@ -167,8 +167,8 @@ nvc0_ram_calc(struct nouveau_fb *pfb, u32 freq)
/* lookup memory timings, if bios says they're present */
strap
=
nv_ro08
(
bios
,
ramcfg
.
data
+
0x01
);
if
(
strap
!=
0xff
)
{
timing
.
data
=
nvbios_timing
_entry
(
bios
,
strap
,
&
ver
,
&
timing
.
size
);
timing
.
data
=
nvbios_timing
Ee
(
bios
,
strap
,
&
ver
,
&
timing
.
size
,
&
cnt
,
&
len
);
if
(
!
timing
.
data
||
ver
!=
0x10
||
timing
.
size
<
0x19
)
{
nv_error
(
pfb
,
"invalid/missing timing entry
\n
"
);
return
-
EINVAL
;
...
...
drivers/gpu/drm/nouveau/core/subdev/fb/ramnve0.c
View file @
1522ecae
...
...
@@ -907,7 +907,7 @@ nve0_ram_calc(struct nouveau_fb *pfb, u32 freq)
struct
nve0_ramfuc
*
fuc
=
&
ram
->
fuc
;
int
ret
,
refclk
,
strap
,
i
;
u32
data
;
u8
cnt
;
u8
cnt
,
len
;
/* lookup memory config data relevant to the target frequency */
ram
->
base
.
rammap
.
data
=
nvbios_rammap_match
(
bios
,
freq
/
1000
,
...
...
@@ -940,9 +940,8 @@ nve0_ram_calc(struct nouveau_fb *pfb, u32 freq)
strap
=
nv_ro08
(
bios
,
ram
->
base
.
ramcfg
.
data
+
0x00
);
if
(
strap
!=
0xff
)
{
ram
->
base
.
timing
.
data
=
nvbios_timing_entry
(
bios
,
strap
,
&
ram
->
base
.
timing
.
version
,
&
ram
->
base
.
timing
.
size
);
nvbios_timingEe
(
bios
,
strap
,
&
ram
->
base
.
timing
.
version
,
&
ram
->
base
.
timing
.
size
,
&
cnt
,
&
len
);
if
(
!
ram
->
base
.
timing
.
data
||
ram
->
base
.
timing
.
version
!=
0x20
||
ram
->
base
.
timing
.
size
<
0x33
)
{
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment