Commit 1bb5fcb1 authored by Tero Kristo's avatar Tero Kristo Committed by Tony Lindgren

ARM: dts: omap2: fix clock node definitions to avoid build warnings

Upcoming change to DT compiler is going to complain about nodes
which have a reg property, but have not defined the address in their
name. This patch fixes following type of warnings for OMAP2 clock nodes:

Warning (unit_address_vs_reg): Node /ocp/cm@48004000/clocks/dpll3_m2_ck
has a reg or ranges property, but no unit name
Signed-off-by: default avatarTero Kristo <t-kristo@ti.com>
Signed-off-by: default avatarTony Lindgren <tony@atomide.com>
parent b5b5340d
...@@ -9,7 +9,7 @@ ...@@ -9,7 +9,7 @@
*/ */
&prcm_clocks { &prcm_clocks {
sys_clkout2_src_gate: sys_clkout2_src_gate { sys_clkout2_src_gate: sys_clkout2_src_gate@70 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-no-wait-gate-clock"; compatible = "ti,composite-no-wait-gate-clock";
clocks = <&core_ck>; clocks = <&core_ck>;
...@@ -17,7 +17,7 @@ sys_clkout2_src_gate: sys_clkout2_src_gate { ...@@ -17,7 +17,7 @@ sys_clkout2_src_gate: sys_clkout2_src_gate {
reg = <0x0070>; reg = <0x0070>;
}; };
sys_clkout2_src_mux: sys_clkout2_src_mux { sys_clkout2_src_mux: sys_clkout2_src_mux@70 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-mux-clock"; compatible = "ti,composite-mux-clock";
clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>; clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>;
...@@ -31,7 +31,7 @@ sys_clkout2_src: sys_clkout2_src { ...@@ -31,7 +31,7 @@ sys_clkout2_src: sys_clkout2_src {
clocks = <&sys_clkout2_src_gate>, <&sys_clkout2_src_mux>; clocks = <&sys_clkout2_src_gate>, <&sys_clkout2_src_mux>;
}; };
sys_clkout2: sys_clkout2 { sys_clkout2: sys_clkout2@70 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&sys_clkout2_src>; clocks = <&sys_clkout2_src>;
...@@ -41,7 +41,7 @@ sys_clkout2: sys_clkout2 { ...@@ -41,7 +41,7 @@ sys_clkout2: sys_clkout2 {
ti,index-power-of-two; ti,index-power-of-two;
}; };
dsp_gate_ick: dsp_gate_ick { dsp_gate_ick: dsp_gate_ick@810 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-interface-clock"; compatible = "ti,composite-interface-clock";
clocks = <&dsp_fck>; clocks = <&dsp_fck>;
...@@ -49,7 +49,7 @@ dsp_gate_ick: dsp_gate_ick { ...@@ -49,7 +49,7 @@ dsp_gate_ick: dsp_gate_ick {
reg = <0x0810>; reg = <0x0810>;
}; };
dsp_div_ick: dsp_div_ick { dsp_div_ick: dsp_div_ick@840 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-divider-clock"; compatible = "ti,composite-divider-clock";
clocks = <&dsp_fck>; clocks = <&dsp_fck>;
...@@ -65,7 +65,7 @@ dsp_ick: dsp_ick { ...@@ -65,7 +65,7 @@ dsp_ick: dsp_ick {
clocks = <&dsp_gate_ick>, <&dsp_div_ick>; clocks = <&dsp_gate_ick>, <&dsp_div_ick>;
}; };
iva1_gate_ifck: iva1_gate_ifck { iva1_gate_ifck: iva1_gate_ifck@800 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-gate-clock"; compatible = "ti,composite-gate-clock";
clocks = <&core_ck>; clocks = <&core_ck>;
...@@ -73,7 +73,7 @@ iva1_gate_ifck: iva1_gate_ifck { ...@@ -73,7 +73,7 @@ iva1_gate_ifck: iva1_gate_ifck {
reg = <0x0800>; reg = <0x0800>;
}; };
iva1_div_ifck: iva1_div_ifck { iva1_div_ifck: iva1_div_ifck@840 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-divider-clock"; compatible = "ti,composite-divider-clock";
clocks = <&core_ck>; clocks = <&core_ck>;
...@@ -96,7 +96,7 @@ iva1_ifck_div: iva1_ifck_div { ...@@ -96,7 +96,7 @@ iva1_ifck_div: iva1_ifck_div {
clock-div = <2>; clock-div = <2>;
}; };
iva1_mpu_int_ifck: iva1_mpu_int_ifck { iva1_mpu_int_ifck: iva1_mpu_int_ifck@800 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&iva1_ifck_div>; clocks = <&iva1_ifck_div>;
...@@ -104,7 +104,7 @@ iva1_mpu_int_ifck: iva1_mpu_int_ifck { ...@@ -104,7 +104,7 @@ iva1_mpu_int_ifck: iva1_mpu_int_ifck {
reg = <0x0800>; reg = <0x0800>;
}; };
wdt3_ick: wdt3_ick { wdt3_ick: wdt3_ick@210 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -112,7 +112,7 @@ wdt3_ick: wdt3_ick { ...@@ -112,7 +112,7 @@ wdt3_ick: wdt3_ick {
reg = <0x0210>; reg = <0x0210>;
}; };
wdt3_fck: wdt3_fck { wdt3_fck: wdt3_fck@200 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_32k_ck>; clocks = <&func_32k_ck>;
...@@ -120,7 +120,7 @@ wdt3_fck: wdt3_fck { ...@@ -120,7 +120,7 @@ wdt3_fck: wdt3_fck {
reg = <0x0200>; reg = <0x0200>;
}; };
mmc_ick: mmc_ick { mmc_ick: mmc_ick@210 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -128,7 +128,7 @@ mmc_ick: mmc_ick { ...@@ -128,7 +128,7 @@ mmc_ick: mmc_ick {
reg = <0x0210>; reg = <0x0210>;
}; };
mmc_fck: mmc_fck { mmc_fck: mmc_fck@200 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_96m_ck>; clocks = <&func_96m_ck>;
...@@ -136,7 +136,7 @@ mmc_fck: mmc_fck { ...@@ -136,7 +136,7 @@ mmc_fck: mmc_fck {
reg = <0x0200>; reg = <0x0200>;
}; };
eac_ick: eac_ick { eac_ick: eac_ick@210 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -144,7 +144,7 @@ eac_ick: eac_ick { ...@@ -144,7 +144,7 @@ eac_ick: eac_ick {
reg = <0x0210>; reg = <0x0210>;
}; };
eac_fck: eac_fck { eac_fck: eac_fck@200 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_96m_ck>; clocks = <&func_96m_ck>;
...@@ -152,7 +152,7 @@ eac_fck: eac_fck { ...@@ -152,7 +152,7 @@ eac_fck: eac_fck {
reg = <0x0200>; reg = <0x0200>;
}; };
i2c1_fck: i2c1_fck { i2c1_fck: i2c1_fck@200 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_12m_ck>; clocks = <&func_12m_ck>;
...@@ -160,7 +160,7 @@ i2c1_fck: i2c1_fck { ...@@ -160,7 +160,7 @@ i2c1_fck: i2c1_fck {
reg = <0x0200>; reg = <0x0200>;
}; };
i2c2_fck: i2c2_fck { i2c2_fck: i2c2_fck@200 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_12m_ck>; clocks = <&func_12m_ck>;
...@@ -168,7 +168,7 @@ i2c2_fck: i2c2_fck { ...@@ -168,7 +168,7 @@ i2c2_fck: i2c2_fck {
reg = <0x0200>; reg = <0x0200>;
}; };
vlynq_ick: vlynq_ick { vlynq_ick: vlynq_ick@210 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&core_l3_ck>; clocks = <&core_l3_ck>;
...@@ -176,7 +176,7 @@ vlynq_ick: vlynq_ick { ...@@ -176,7 +176,7 @@ vlynq_ick: vlynq_ick {
reg = <0x0210>; reg = <0x0210>;
}; };
vlynq_gate_fck: vlynq_gate_fck { vlynq_gate_fck: vlynq_gate_fck@200 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-gate-clock"; compatible = "ti,composite-gate-clock";
clocks = <&core_ck>; clocks = <&core_ck>;
...@@ -192,7 +192,7 @@ core_d18_ck: core_d18_ck { ...@@ -192,7 +192,7 @@ core_d18_ck: core_d18_ck {
clock-div = <18>; clock-div = <18>;
}; };
vlynq_mux_fck: vlynq_mux_fck { vlynq_mux_fck: vlynq_mux_fck@240 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-mux-clock"; compatible = "ti,composite-mux-clock";
clocks = <&func_96m_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&dummy_ck>, <&core_d6_ck>, <&dummy_ck>, <&core_d8_ck>, <&core_d9_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d12_ck>, <&dummy_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d16_ck>, <&dummy_ck>, <&core_d18_ck>; clocks = <&func_96m_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&dummy_ck>, <&core_d6_ck>, <&dummy_ck>, <&core_d8_ck>, <&core_d9_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d12_ck>, <&dummy_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d16_ck>, <&dummy_ck>, <&core_d18_ck>;
......
...@@ -9,7 +9,7 @@ ...@@ -9,7 +9,7 @@
*/ */
&scm_clocks { &scm_clocks {
mcbsp3_mux_fck: mcbsp3_mux_fck { mcbsp3_mux_fck: mcbsp3_mux_fck@78 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-mux-clock"; compatible = "ti,composite-mux-clock";
clocks = <&func_96m_ck>, <&mcbsp_clks>; clocks = <&func_96m_ck>, <&mcbsp_clks>;
...@@ -22,7 +22,7 @@ mcbsp3_fck: mcbsp3_fck { ...@@ -22,7 +22,7 @@ mcbsp3_fck: mcbsp3_fck {
clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>; clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>;
}; };
mcbsp4_mux_fck: mcbsp4_mux_fck { mcbsp4_mux_fck: mcbsp4_mux_fck@78 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-mux-clock"; compatible = "ti,composite-mux-clock";
clocks = <&func_96m_ck>, <&mcbsp_clks>; clocks = <&func_96m_ck>, <&mcbsp_clks>;
...@@ -36,7 +36,7 @@ mcbsp4_fck: mcbsp4_fck { ...@@ -36,7 +36,7 @@ mcbsp4_fck: mcbsp4_fck {
clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>; clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>;
}; };
mcbsp5_mux_fck: mcbsp5_mux_fck { mcbsp5_mux_fck: mcbsp5_mux_fck@78 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-mux-clock"; compatible = "ti,composite-mux-clock";
clocks = <&func_96m_ck>, <&mcbsp_clks>; clocks = <&func_96m_ck>, <&mcbsp_clks>;
...@@ -52,7 +52,7 @@ mcbsp5_fck: mcbsp5_fck { ...@@ -52,7 +52,7 @@ mcbsp5_fck: mcbsp5_fck {
}; };
&prcm_clocks { &prcm_clocks {
iva2_1_gate_ick: iva2_1_gate_ick { iva2_1_gate_ick: iva2_1_gate_ick@800 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-gate-clock"; compatible = "ti,composite-gate-clock";
clocks = <&dsp_fck>; clocks = <&dsp_fck>;
...@@ -60,7 +60,7 @@ iva2_1_gate_ick: iva2_1_gate_ick { ...@@ -60,7 +60,7 @@ iva2_1_gate_ick: iva2_1_gate_ick {
reg = <0x0800>; reg = <0x0800>;
}; };
iva2_1_div_ick: iva2_1_div_ick { iva2_1_div_ick: iva2_1_div_ick@840 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-divider-clock"; compatible = "ti,composite-divider-clock";
clocks = <&dsp_fck>; clocks = <&dsp_fck>;
...@@ -76,7 +76,7 @@ iva2_1_ick: iva2_1_ick { ...@@ -76,7 +76,7 @@ iva2_1_ick: iva2_1_ick {
clocks = <&iva2_1_gate_ick>, <&iva2_1_div_ick>; clocks = <&iva2_1_gate_ick>, <&iva2_1_div_ick>;
}; };
mdm_gate_ick: mdm_gate_ick { mdm_gate_ick: mdm_gate_ick@c10 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-interface-clock"; compatible = "ti,composite-interface-clock";
clocks = <&core_ck>; clocks = <&core_ck>;
...@@ -84,7 +84,7 @@ mdm_gate_ick: mdm_gate_ick { ...@@ -84,7 +84,7 @@ mdm_gate_ick: mdm_gate_ick {
reg = <0x0c10>; reg = <0x0c10>;
}; };
mdm_div_ick: mdm_div_ick { mdm_div_ick: mdm_div_ick@c40 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-divider-clock"; compatible = "ti,composite-divider-clock";
clocks = <&core_ck>; clocks = <&core_ck>;
...@@ -98,7 +98,7 @@ mdm_ick: mdm_ick { ...@@ -98,7 +98,7 @@ mdm_ick: mdm_ick {
clocks = <&mdm_gate_ick>, <&mdm_div_ick>; clocks = <&mdm_gate_ick>, <&mdm_div_ick>;
}; };
mdm_osc_ck: mdm_osc_ck { mdm_osc_ck: mdm_osc_ck@c00 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&osc_ck>; clocks = <&osc_ck>;
...@@ -106,7 +106,7 @@ mdm_osc_ck: mdm_osc_ck { ...@@ -106,7 +106,7 @@ mdm_osc_ck: mdm_osc_ck {
reg = <0x0c00>; reg = <0x0c00>;
}; };
mcbsp3_ick: mcbsp3_ick { mcbsp3_ick: mcbsp3_ick@214 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -114,7 +114,7 @@ mcbsp3_ick: mcbsp3_ick { ...@@ -114,7 +114,7 @@ mcbsp3_ick: mcbsp3_ick {
reg = <0x0214>; reg = <0x0214>;
}; };
mcbsp3_gate_fck: mcbsp3_gate_fck { mcbsp3_gate_fck: mcbsp3_gate_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-gate-clock"; compatible = "ti,composite-gate-clock";
clocks = <&mcbsp_clks>; clocks = <&mcbsp_clks>;
...@@ -122,7 +122,7 @@ mcbsp3_gate_fck: mcbsp3_gate_fck { ...@@ -122,7 +122,7 @@ mcbsp3_gate_fck: mcbsp3_gate_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
mcbsp4_ick: mcbsp4_ick { mcbsp4_ick: mcbsp4_ick@214 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -130,7 +130,7 @@ mcbsp4_ick: mcbsp4_ick { ...@@ -130,7 +130,7 @@ mcbsp4_ick: mcbsp4_ick {
reg = <0x0214>; reg = <0x0214>;
}; };
mcbsp4_gate_fck: mcbsp4_gate_fck { mcbsp4_gate_fck: mcbsp4_gate_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-gate-clock"; compatible = "ti,composite-gate-clock";
clocks = <&mcbsp_clks>; clocks = <&mcbsp_clks>;
...@@ -138,7 +138,7 @@ mcbsp4_gate_fck: mcbsp4_gate_fck { ...@@ -138,7 +138,7 @@ mcbsp4_gate_fck: mcbsp4_gate_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
mcbsp5_ick: mcbsp5_ick { mcbsp5_ick: mcbsp5_ick@214 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -146,7 +146,7 @@ mcbsp5_ick: mcbsp5_ick { ...@@ -146,7 +146,7 @@ mcbsp5_ick: mcbsp5_ick {
reg = <0x0214>; reg = <0x0214>;
}; };
mcbsp5_gate_fck: mcbsp5_gate_fck { mcbsp5_gate_fck: mcbsp5_gate_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-gate-clock"; compatible = "ti,composite-gate-clock";
clocks = <&mcbsp_clks>; clocks = <&mcbsp_clks>;
...@@ -154,7 +154,7 @@ mcbsp5_gate_fck: mcbsp5_gate_fck { ...@@ -154,7 +154,7 @@ mcbsp5_gate_fck: mcbsp5_gate_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
mcspi3_ick: mcspi3_ick { mcspi3_ick: mcspi3_ick@214 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -162,7 +162,7 @@ mcspi3_ick: mcspi3_ick { ...@@ -162,7 +162,7 @@ mcspi3_ick: mcspi3_ick {
reg = <0x0214>; reg = <0x0214>;
}; };
mcspi3_fck: mcspi3_fck { mcspi3_fck: mcspi3_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_48m_ck>; clocks = <&func_48m_ck>;
...@@ -170,7 +170,7 @@ mcspi3_fck: mcspi3_fck { ...@@ -170,7 +170,7 @@ mcspi3_fck: mcspi3_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
icr_ick: icr_ick { icr_ick: icr_ick@410 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&sys_ck>; clocks = <&sys_ck>;
...@@ -178,7 +178,7 @@ icr_ick: icr_ick { ...@@ -178,7 +178,7 @@ icr_ick: icr_ick {
reg = <0x0410>; reg = <0x0410>;
}; };
i2chs1_fck: i2chs1_fck { i2chs1_fck: i2chs1_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap2430-interface-clock"; compatible = "ti,omap2430-interface-clock";
clocks = <&func_96m_ck>; clocks = <&func_96m_ck>;
...@@ -186,7 +186,7 @@ i2chs1_fck: i2chs1_fck { ...@@ -186,7 +186,7 @@ i2chs1_fck: i2chs1_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
i2chs2_fck: i2chs2_fck { i2chs2_fck: i2chs2_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap2430-interface-clock"; compatible = "ti,omap2430-interface-clock";
clocks = <&func_96m_ck>; clocks = <&func_96m_ck>;
...@@ -194,7 +194,7 @@ i2chs2_fck: i2chs2_fck { ...@@ -194,7 +194,7 @@ i2chs2_fck: i2chs2_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
usbhs_ick: usbhs_ick { usbhs_ick: usbhs_ick@214 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&core_l3_ck>; clocks = <&core_l3_ck>;
...@@ -202,7 +202,7 @@ usbhs_ick: usbhs_ick { ...@@ -202,7 +202,7 @@ usbhs_ick: usbhs_ick {
reg = <0x0214>; reg = <0x0214>;
}; };
mmchs1_ick: mmchs1_ick { mmchs1_ick: mmchs1_ick@214 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -210,7 +210,7 @@ mmchs1_ick: mmchs1_ick { ...@@ -210,7 +210,7 @@ mmchs1_ick: mmchs1_ick {
reg = <0x0214>; reg = <0x0214>;
}; };
mmchs1_fck: mmchs1_fck { mmchs1_fck: mmchs1_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_96m_ck>; clocks = <&func_96m_ck>;
...@@ -218,7 +218,7 @@ mmchs1_fck: mmchs1_fck { ...@@ -218,7 +218,7 @@ mmchs1_fck: mmchs1_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
mmchs2_ick: mmchs2_ick { mmchs2_ick: mmchs2_ick@214 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -226,7 +226,7 @@ mmchs2_ick: mmchs2_ick { ...@@ -226,7 +226,7 @@ mmchs2_ick: mmchs2_ick {
reg = <0x0214>; reg = <0x0214>;
}; };
mmchs2_fck: mmchs2_fck { mmchs2_fck: mmchs2_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_96m_ck>; clocks = <&func_96m_ck>;
...@@ -234,7 +234,7 @@ mmchs2_fck: mmchs2_fck { ...@@ -234,7 +234,7 @@ mmchs2_fck: mmchs2_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
gpio5_ick: gpio5_ick { gpio5_ick: gpio5_ick@214 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -242,7 +242,7 @@ gpio5_ick: gpio5_ick { ...@@ -242,7 +242,7 @@ gpio5_ick: gpio5_ick {
reg = <0x0214>; reg = <0x0214>;
}; };
gpio5_fck: gpio5_fck { gpio5_fck: gpio5_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_32k_ck>; clocks = <&func_32k_ck>;
...@@ -250,7 +250,7 @@ gpio5_fck: gpio5_fck { ...@@ -250,7 +250,7 @@ gpio5_fck: gpio5_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
mdm_intc_ick: mdm_intc_ick { mdm_intc_ick: mdm_intc_ick@214 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,omap3-interface-clock"; compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>; clocks = <&l4_ck>;
...@@ -258,7 +258,7 @@ mdm_intc_ick: mdm_intc_ick { ...@@ -258,7 +258,7 @@ mdm_intc_ick: mdm_intc_ick {
reg = <0x0214>; reg = <0x0214>;
}; };
mmchsdb1_fck: mmchsdb1_fck { mmchsdb1_fck: mmchsdb1_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_32k_ck>; clocks = <&func_32k_ck>;
...@@ -266,7 +266,7 @@ mmchsdb1_fck: mmchsdb1_fck { ...@@ -266,7 +266,7 @@ mmchsdb1_fck: mmchsdb1_fck {
reg = <0x0204>; reg = <0x0204>;
}; };
mmchsdb2_fck: mmchsdb2_fck { mmchsdb2_fck: mmchsdb2_fck@204 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,wait-gate-clock"; compatible = "ti,wait-gate-clock";
clocks = <&func_32k_ck>; clocks = <&func_32k_ck>;
......
This diff is collapsed.
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment