Commit 1e165a7d authored by Maxime Ripard's avatar Maxime Ripard

ARM: at91/dt: Declare a second ram controller when relevant

The G45 and 9263 SoCs has two identical ram controller, that are defined as a
single node, with two reg cells.

The proper way to support such a case is to have two separate DT nodes.
Signed-off-by: default avatarMaxime Ripard <maxime.ripard@free-electrons.com>
Acked-by: default avatarNicolas Ferre <nicolas.ferre@atmel.com>
Acked-by: default avatarAlexandre Belloni <alexandre.belloni@free-electrons.com>
parent 7e948346
...@@ -71,10 +71,14 @@ pmc: pmc@fffffc00 { ...@@ -71,10 +71,14 @@ pmc: pmc@fffffc00 {
reg = <0xfffffc00 0x100>; reg = <0xfffffc00 0x100>;
}; };
ramc: ramc@ffffe200 { ramc0: ramc@ffffe200 {
compatible = "atmel,at91sam9260-sdramc"; compatible = "atmel,at91sam9260-sdramc";
reg = <0xffffe200 0x200 reg = <0xffffe200 0x200>;
0xffffe800 0x200>; };
ramc1: ramc@ffffe800 {
compatible = "atmel,at91sam9260-sdramc";
reg = <0xffffe800 0x200>;
}; };
pit: timer@fffffd30 { pit: timer@fffffd30 {
......
...@@ -75,8 +75,12 @@ aic: interrupt-controller@fffff000 { ...@@ -75,8 +75,12 @@ aic: interrupt-controller@fffff000 {
ramc0: ramc@ffffe400 { ramc0: ramc@ffffe400 {
compatible = "atmel,at91sam9g45-ddramc"; compatible = "atmel,at91sam9g45-ddramc";
reg = <0xffffe400 0x200 reg = <0xffffe400 0x200>;
0xffffe600 0x200>; };
ramc1: ramc@ffffe600 {
compatible = "atmel,at91sam9g45-ddramc";
reg = <0xffffe600 0x200>;
}; };
pmc: pmc@fffffc00 { pmc: pmc@fffffc00 {
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment