Commit 229a7a11 authored by Borislav Petkov's avatar Borislav Petkov

amd64_edac: Sanitize channel extraction

Cleanup and simplify f10_determine_channel(); make it more readable.
Also drop f10_map_intlv_en_to_shift() in favor of simply counting the
bits in F1x124[DramIntlvEn] which is equivalent.

There should be no functionality change resulting from this patch.
Signed-off-by: default avatarBorislav Petkov <borislav.petkov@amd.com>
parent 11c75ead
...@@ -1198,62 +1198,48 @@ static void f10_read_dram_ctl_register(struct amd64_pvt *pvt) ...@@ -1198,62 +1198,48 @@ static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
} }
/* /*
* determine channel based on the interleaving mode: F10h BKDG, 2.8.9 Memory * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
* Interleaving Modes. * Interleaving Modes.
*/ */
static u8 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr, static u8 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
int hi_range_sel, u32 intlv_en) bool hi_range_sel, u8 intlv_en)
{ {
u32 temp, dct_sel_high = (pvt->dct_sel_low >> 1) & 1; u32 dct_sel_high = (pvt->dct_sel_low >> 1) & 1;
u8 cs;
if (dct_ganging_enabled(pvt)) if (dct_ganging_enabled(pvt))
cs = 0; return 0;
else if (hi_range_sel)
cs = dct_sel_high;
else if (dct_interleave_enabled(pvt)) {
/*
* see F2x110[DctSelIntLvAddr] - channel interleave mode
*/
if (dct_sel_interleave_addr(pvt) == 0)
cs = sys_addr >> 6 & 1;
else if ((dct_sel_interleave_addr(pvt) >> 1) & 1) {
temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
if (dct_sel_interleave_addr(pvt) & 1)
cs = (sys_addr >> 9 & 1) ^ temp;
else
cs = (sys_addr >> 6 & 1) ^ temp;
} else if (intlv_en & 4)
cs = sys_addr >> 15 & 1;
else if (intlv_en & 2)
cs = sys_addr >> 14 & 1;
else if (intlv_en & 1)
cs = sys_addr >> 13 & 1;
else
cs = sys_addr >> 12 & 1;
} else if (dct_high_range_enabled(pvt) && !dct_ganging_enabled(pvt))
cs = ~dct_sel_high & 1;
else
cs = 0;
return cs; if (hi_range_sel)
} return dct_sel_high;
static inline u32 f10_map_intlv_en_to_shift(u32 intlv_en) /*
{ * see F2x110[DctSelIntLvAddr] - channel interleave mode
if (intlv_en == 1) */
return 1; if (dct_interleave_enabled(pvt)) {
else if (intlv_en == 3) u8 intlv_addr = dct_sel_interleave_addr(pvt);
return 2;
else if (intlv_en == 7) /* return DCT select function: 0=DCT0, 1=DCT1 */
return 3; if (!intlv_addr)
return sys_addr >> 6 & 1;
if (intlv_addr & 0x2) {
u8 shift = intlv_addr & 0x1 ? 9 : 6;
u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
return ((sys_addr >> shift) & 1) ^ temp;
}
return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
}
if (dct_high_range_enabled(pvt))
return ~dct_sel_high & 1;
return 0; return 0;
} }
/* See F10h BKDG, 2.8.10.2 DctSelBaseOffset Programming */ /* See F10h BKDG, 2.8.10.2 DctSelBaseOffset Programming */
static inline u64 f10_get_base_addr_offset(u64 sys_addr, int hi_range_sel, static inline u64 f10_get_base_addr_offset(u64 sys_addr, bool hi_range_sel,
u32 dct_sel_base_addr, u32 dct_sel_base_addr,
u64 dct_sel_base_off, u64 dct_sel_base_off,
u32 hole_valid, u64 hole_off, u32 hole_valid, u64 hole_off,
...@@ -1359,15 +1345,15 @@ static int f10_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct) ...@@ -1359,15 +1345,15 @@ static int f10_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
static int f10_match_to_this_node(struct amd64_pvt *pvt, int range, static int f10_match_to_this_node(struct amd64_pvt *pvt, int range,
u64 sys_addr, int *nid, int *chan_sel) u64 sys_addr, int *nid, int *chan_sel)
{ {
int cs_found = -EINVAL, high_range = 0; int cs_found = -EINVAL;
u64 chan_addr, dct_sel_base_off; u64 chan_addr, dct_sel_base_off;
u64 hole_off; u64 hole_off;
u32 hole_valid, tmp, dct_sel_base; u32 hole_valid, tmp, dct_sel_base;
u32 intlv_shift;
u8 channel; u8 channel;
bool high_range = false;
u8 node_id = dram_dst_node(pvt, range); u8 node_id = dram_dst_node(pvt, range);
u32 intlv_en = dram_intlv_en(pvt, range); u8 intlv_en = dram_intlv_en(pvt, range);
u32 intlv_sel = dram_intlv_sel(pvt, range); u32 intlv_sel = dram_intlv_sel(pvt, range);
u64 dram_base = get_dram_base(pvt, range); u64 dram_base = get_dram_base(pvt, range);
...@@ -1398,7 +1384,7 @@ static int f10_match_to_this_node(struct amd64_pvt *pvt, int range, ...@@ -1398,7 +1384,7 @@ static int f10_match_to_this_node(struct amd64_pvt *pvt, int range,
if (dct_high_range_enabled(pvt) && if (dct_high_range_enabled(pvt) &&
!dct_ganging_enabled(pvt) && !dct_ganging_enabled(pvt) &&
((sys_addr >> 27) >= (dct_sel_base >> 11))) ((sys_addr >> 27) >= (dct_sel_base >> 11)))
high_range = 1; high_range = true;
channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en); channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
...@@ -1406,12 +1392,10 @@ static int f10_match_to_this_node(struct amd64_pvt *pvt, int range, ...@@ -1406,12 +1392,10 @@ static int f10_match_to_this_node(struct amd64_pvt *pvt, int range,
dct_sel_base_off, hole_valid, dct_sel_base_off, hole_valid,
hole_off, dram_base); hole_off, dram_base);
intlv_shift = f10_map_intlv_en_to_shift(intlv_en);
/* remove Node ID (in case of memory interleaving) */ /* remove Node ID (in case of memory interleaving) */
tmp = chan_addr & 0xFC0; tmp = chan_addr & 0xFC0;
chan_addr = ((chan_addr >> intlv_shift) & 0xFFFFFFFFF000ULL) | tmp; chan_addr = ((chan_addr >> hweight8(intlv_en)) & 0xFFFFFFFFF000ULL) | tmp;
/* remove channel interleave and hash */ /* remove channel interleave and hash */
if (dct_interleave_enabled(pvt) && if (dct_interleave_enabled(pvt) &&
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment