Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kirill Smelkov
linux
Commits
2832271d
Commit
2832271d
authored
Oct 02, 2014
by
Ben Skeggs
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
drm/nv50-/disp: rename class members to match nvidia channel names
Signed-off-by:
Ben Skeggs
<
bskeggs@redhat.com
>
parent
868e34f7
Changes
11
Hide whitespace changes
Inline
Side-by-side
Showing
11 changed files
with
206 additions
and
206 deletions
+206
-206
drivers/gpu/drm/nouveau/core/engine/disp/gm107.c
drivers/gpu/drm/nouveau/core/engine/disp/gm107.c
+8
-8
drivers/gpu/drm/nouveau/core/engine/disp/gm204.c
drivers/gpu/drm/nouveau/core/engine/disp/gm204.c
+8
-8
drivers/gpu/drm/nouveau/core/engine/disp/nv50.c
drivers/gpu/drm/nouveau/core/engine/disp/nv50.c
+46
-46
drivers/gpu/drm/nouveau/core/engine/disp/nv50.h
drivers/gpu/drm/nouveau/core/engine/disp/nv50.h
+29
-29
drivers/gpu/drm/nouveau/core/engine/disp/nv84.c
drivers/gpu/drm/nouveau/core/engine/disp/nv84.c
+20
-20
drivers/gpu/drm/nouveau/core/engine/disp/nv94.c
drivers/gpu/drm/nouveau/core/engine/disp/nv94.c
+15
-15
drivers/gpu/drm/nouveau/core/engine/disp/nva0.c
drivers/gpu/drm/nouveau/core/engine/disp/nva0.c
+8
-8
drivers/gpu/drm/nouveau/core/engine/disp/nva3.c
drivers/gpu/drm/nouveau/core/engine/disp/nva3.c
+8
-8
drivers/gpu/drm/nouveau/core/engine/disp/nvd0.c
drivers/gpu/drm/nouveau/core/engine/disp/nvd0.c
+41
-41
drivers/gpu/drm/nouveau/core/engine/disp/nve0.c
drivers/gpu/drm/nouveau/core/engine/disp/nve0.c
+15
-15
drivers/gpu/drm/nouveau/core/engine/disp/nvf0.c
drivers/gpu/drm/nouveau/core/engine/disp/nvf0.c
+8
-8
No files found.
drivers/gpu/drm/nouveau/core/engine/disp/gm107.c
View file @
2832271d
...
...
@@ -35,8 +35,8 @@
static
struct
nouveau_oclass
gm107_disp_sclass
[]
=
{
{
GM107_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
mast
_ofuncs
.
base
},
{
GK110_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
sync
_ofuncs
.
base
},
{
GM107_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
core
_ofuncs
.
base
},
{
GK110_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
base
_ofuncs
.
base
},
{
GK104_DISP_OVERLAY_CONTROL_DMA
,
&
nvd0_disp_ovly_ofuncs
.
base
},
{
GK104_DISP_OVERLAY
,
&
nvd0_disp_oimm_ofuncs
.
base
},
{
GK104_DISP_CURSOR
,
&
nvd0_disp_curs_ofuncs
.
base
},
...
...
@@ -44,8 +44,8 @@ gm107_disp_sclass[] = {
};
static
struct
nouveau_oclass
gm107_disp_
base
_oclass
[]
=
{
{
GM107_DISP
,
&
nvd0_disp_
base
_ofuncs
},
gm107_disp_
main
_oclass
[]
=
{
{
GM107_DISP
,
&
nvd0_disp_
main
_ofuncs
},
{}
};
...
...
@@ -72,7 +72,7 @@ gm107_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
gm107_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
gm107_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nvd0_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nvd0_disp_intr_supervisor
);
...
...
@@ -99,9 +99,9 @@ gm107_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nvd0_disp_vblank_func
,
.
base
.
outp
=
nvd0_disp_outp_sclass
,
.
mthd
.
core
=
&
nve0_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nve0_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nve0_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
-
0x020000
,
.
head
.
scanoutpos
=
nvd0_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nvd0_disp_
main
_scanoutpos
,
}.
base
.
base
;
drivers/gpu/drm/nouveau/core/engine/disp/gm204.c
View file @
2832271d
...
...
@@ -35,8 +35,8 @@
static
struct
nouveau_oclass
gm204_disp_sclass
[]
=
{
{
GM204_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
mast
_ofuncs
.
base
},
{
GK110_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
sync
_ofuncs
.
base
},
{
GM204_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
core
_ofuncs
.
base
},
{
GK110_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
base
_ofuncs
.
base
},
{
GK104_DISP_OVERLAY_CONTROL_DMA
,
&
nvd0_disp_ovly_ofuncs
.
base
},
{
GK104_DISP_OVERLAY
,
&
nvd0_disp_oimm_ofuncs
.
base
},
{
GK104_DISP_CURSOR
,
&
nvd0_disp_curs_ofuncs
.
base
},
...
...
@@ -44,8 +44,8 @@ gm204_disp_sclass[] = {
};
static
struct
nouveau_oclass
gm204_disp_
base
_oclass
[]
=
{
{
GM204_DISP
,
&
nvd0_disp_
base
_ofuncs
},
gm204_disp_
main
_oclass
[]
=
{
{
GM204_DISP
,
&
nvd0_disp_
main
_ofuncs
},
{}
};
...
...
@@ -72,7 +72,7 @@ gm204_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
gm204_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
gm204_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nvd0_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nvd0_disp_intr_supervisor
);
...
...
@@ -106,9 +106,9 @@ gm204_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nvd0_disp_vblank_func
,
.
base
.
outp
=
gm204_disp_outp_sclass
,
.
mthd
.
core
=
&
nve0_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nve0_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nve0_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
-
0x020000
,
.
head
.
scanoutpos
=
nvd0_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nvd0_disp_
main
_scanoutpos
,
}.
base
.
base
;
drivers/gpu/drm/nouveau/core/engine/disp/nv50.c
View file @
2832271d
...
...
@@ -374,7 +374,7 @@ nv50_disp_mthd_chan(struct nv50_disp_priv *priv, int debug, int head,
}
const
struct
nv50_disp_mthd_list
nv50_disp_
mast
_mthd_base
=
{
nv50_disp_
core
_mthd_base
=
{
.
mthd
=
0x0000
,
.
addr
=
0x000000
,
.
data
=
{
...
...
@@ -387,7 +387,7 @@ nv50_disp_mast_mthd_base = {
};
static
const
struct
nv50_disp_mthd_list
nv50_disp_
mast
_mthd_dac
=
{
nv50_disp_
core
_mthd_dac
=
{
.
mthd
=
0x0080
,
.
addr
=
0x000008
,
.
data
=
{
...
...
@@ -399,7 +399,7 @@ nv50_disp_mast_mthd_dac = {
};
const
struct
nv50_disp_mthd_list
nv50_disp_
mast
_mthd_sor
=
{
nv50_disp_
core
_mthd_sor
=
{
.
mthd
=
0x0040
,
.
addr
=
0x000008
,
.
data
=
{
...
...
@@ -409,7 +409,7 @@ nv50_disp_mast_mthd_sor = {
};
const
struct
nv50_disp_mthd_list
nv50_disp_
mast
_mthd_pior
=
{
nv50_disp_
core
_mthd_pior
=
{
.
mthd
=
0x0040
,
.
addr
=
0x000008
,
.
data
=
{
...
...
@@ -419,7 +419,7 @@ nv50_disp_mast_mthd_pior = {
};
static
const
struct
nv50_disp_mthd_list
nv50_disp_
mast
_mthd_head
=
{
nv50_disp_
core
_mthd_head
=
{
.
mthd
=
0x0400
,
.
addr
=
0x000540
,
.
data
=
{
...
...
@@ -466,21 +466,21 @@ nv50_disp_mast_mthd_head = {
};
static
const
struct
nv50_disp_mthd_chan
nv50_disp_
mast
_mthd_chan
=
{
nv50_disp_
core
_mthd_chan
=
{
.
name
=
"Core"
,
.
addr
=
0x000000
,
.
data
=
{
{
"Global"
,
1
,
&
nv50_disp_
mast
_mthd_base
},
{
"DAC"
,
3
,
&
nv50_disp_
mast
_mthd_dac
},
{
"SOR"
,
2
,
&
nv50_disp_
mast
_mthd_sor
},
{
"PIOR"
,
3
,
&
nv50_disp_
mast
_mthd_pior
},
{
"HEAD"
,
2
,
&
nv50_disp_
mast
_mthd_head
},
{
"Global"
,
1
,
&
nv50_disp_
core
_mthd_base
},
{
"DAC"
,
3
,
&
nv50_disp_
core
_mthd_dac
},
{
"SOR"
,
2
,
&
nv50_disp_
core
_mthd_sor
},
{
"PIOR"
,
3
,
&
nv50_disp_
core
_mthd_pior
},
{
"HEAD"
,
2
,
&
nv50_disp_
core
_mthd_head
},
{}
}
};
int
nv50_disp_
mast
_ctor
(
struct
nouveau_object
*
parent
,
nv50_disp_
core
_ctor
(
struct
nouveau_object
*
parent
,
struct
nouveau_object
*
engine
,
struct
nouveau_oclass
*
oclass
,
void
*
data
,
u32
size
,
struct
nouveau_object
**
pobject
)
...
...
@@ -509,7 +509,7 @@ nv50_disp_mast_ctor(struct nouveau_object *parent,
}
static
int
nv50_disp_
mast
_init
(
struct
nouveau_object
*
object
)
nv50_disp_
core
_init
(
struct
nouveau_object
*
object
)
{
struct
nv50_disp_priv
*
priv
=
(
void
*
)
object
->
engine
;
struct
nv50_disp_dmac
*
mast
=
(
void
*
)
object
;
...
...
@@ -546,7 +546,7 @@ nv50_disp_mast_init(struct nouveau_object *object)
}
static
int
nv50_disp_
mast
_fini
(
struct
nouveau_object
*
object
,
bool
suspend
)
nv50_disp_
core
_fini
(
struct
nouveau_object
*
object
,
bool
suspend
)
{
struct
nv50_disp_priv
*
priv
=
(
void
*
)
object
->
engine
;
struct
nv50_disp_dmac
*
mast
=
(
void
*
)
object
;
...
...
@@ -567,11 +567,11 @@ nv50_disp_mast_fini(struct nouveau_object *object, bool suspend)
}
struct
nv50_disp_chan_impl
nv50_disp_
mast
_ofuncs
=
{
.
base
.
ctor
=
nv50_disp_
mast
_ctor
,
nv50_disp_
core
_ofuncs
=
{
.
base
.
ctor
=
nv50_disp_
core
_ctor
,
.
base
.
dtor
=
nv50_disp_dmac_dtor
,
.
base
.
init
=
nv50_disp_
mast
_init
,
.
base
.
fini
=
nv50_disp_
mast
_fini
,
.
base
.
init
=
nv50_disp_
core
_init
,
.
base
.
fini
=
nv50_disp_
core
_fini
,
.
base
.
map
=
nv50_disp_chan_map
,
.
base
.
ntfy
=
nv50_disp_chan_ntfy
,
.
base
.
rd32
=
nv50_disp_chan_rd32
,
...
...
@@ -586,7 +586,7 @@ nv50_disp_mast_ofuncs = {
******************************************************************************/
static
const
struct
nv50_disp_mthd_list
nv50_disp_
sync
_mthd_base
=
{
nv50_disp_
base
_mthd_base
=
{
.
mthd
=
0x0000
,
.
addr
=
0x000000
,
.
data
=
{
...
...
@@ -611,7 +611,7 @@ nv50_disp_sync_mthd_base = {
};
const
struct
nv50_disp_mthd_list
nv50_disp_
sync
_mthd_image
=
{
nv50_disp_
base
_mthd_image
=
{
.
mthd
=
0x0400
,
.
addr
=
0x000000
,
.
data
=
{
...
...
@@ -625,18 +625,18 @@ nv50_disp_sync_mthd_image = {
};
static
const
struct
nv50_disp_mthd_chan
nv50_disp_
sync
_mthd_chan
=
{
nv50_disp_
base
_mthd_chan
=
{
.
name
=
"Base"
,
.
addr
=
0x000540
,
.
data
=
{
{
"Global"
,
1
,
&
nv50_disp_
sync
_mthd_base
},
{
"Image"
,
2
,
&
nv50_disp_
sync
_mthd_image
},
{
"Global"
,
1
,
&
nv50_disp_
base
_mthd_base
},
{
"Image"
,
2
,
&
nv50_disp_
base
_mthd_image
},
{}
}
};
int
nv50_disp_
sync
_ctor
(
struct
nouveau_object
*
parent
,
nv50_disp_
base
_ctor
(
struct
nouveau_object
*
parent
,
struct
nouveau_object
*
engine
,
struct
nouveau_oclass
*
oclass
,
void
*
data
,
u32
size
,
struct
nouveau_object
**
pobject
)
...
...
@@ -669,8 +669,8 @@ nv50_disp_sync_ctor(struct nouveau_object *parent,
}
struct
nv50_disp_chan_impl
nv50_disp_
sync
_ofuncs
=
{
.
base
.
ctor
=
nv50_disp_
sync
_ctor
,
nv50_disp_
base
_ofuncs
=
{
.
base
.
ctor
=
nv50_disp_
base
_ctor
,
.
base
.
dtor
=
nv50_disp_dmac_dtor
,
.
base
.
init
=
nv50_disp_dmac_init
,
.
base
.
fini
=
nv50_disp_dmac_fini
,
...
...
@@ -942,7 +942,7 @@ nv50_disp_curs_ofuncs = {
******************************************************************************/
int
nv50_disp_
base
_scanoutpos
(
NV50_DISP_MTHD_V0
)
nv50_disp_
main
_scanoutpos
(
NV50_DISP_MTHD_V0
)
{
const
u32
blanke
=
nv_rd32
(
priv
,
0x610aec
+
(
head
*
0x540
));
const
u32
blanks
=
nv_rd32
(
priv
,
0x610af4
+
(
head
*
0x540
));
...
...
@@ -974,7 +974,7 @@ nv50_disp_base_scanoutpos(NV50_DISP_MTHD_V0)
}
int
nv50_disp_
base
_mthd
(
struct
nouveau_object
*
object
,
u32
mthd
,
nv50_disp_
main
_mthd
(
struct
nouveau_object
*
object
,
u32
mthd
,
void
*
data
,
u32
size
)
{
const
struct
nv50_disp_impl
*
impl
=
(
void
*
)
nv_oclass
(
object
->
engine
);
...
...
@@ -1098,7 +1098,7 @@ nv50_disp_base_mthd(struct nouveau_object *object, u32 mthd,
}
int
nv50_disp_
base
_ctor
(
struct
nouveau_object
*
parent
,
nv50_disp_
main
_ctor
(
struct
nouveau_object
*
parent
,
struct
nouveau_object
*
engine
,
struct
nouveau_oclass
*
oclass
,
void
*
data
,
u32
size
,
struct
nouveau_object
**
pobject
)
...
...
@@ -1118,7 +1118,7 @@ nv50_disp_base_ctor(struct nouveau_object *parent,
}
void
nv50_disp_
base
_dtor
(
struct
nouveau_object
*
object
)
nv50_disp_
main
_dtor
(
struct
nouveau_object
*
object
)
{
struct
nv50_disp_base
*
base
=
(
void
*
)
object
;
nouveau_ramht_ref
(
NULL
,
&
base
->
ramht
);
...
...
@@ -1126,7 +1126,7 @@ nv50_disp_base_dtor(struct nouveau_object *object)
}
static
int
nv50_disp_
base
_init
(
struct
nouveau_object
*
object
)
nv50_disp_
main
_init
(
struct
nouveau_object
*
object
)
{
struct
nv50_disp_priv
*
priv
=
(
void
*
)
object
->
engine
;
struct
nv50_disp_base
*
base
=
(
void
*
)
object
;
...
...
@@ -1194,7 +1194,7 @@ nv50_disp_base_init(struct nouveau_object *object)
}
static
int
nv50_disp_
base
_fini
(
struct
nouveau_object
*
object
,
bool
suspend
)
nv50_disp_
main
_fini
(
struct
nouveau_object
*
object
,
bool
suspend
)
{
struct
nv50_disp_priv
*
priv
=
(
void
*
)
object
->
engine
;
struct
nv50_disp_base
*
base
=
(
void
*
)
object
;
...
...
@@ -1207,25 +1207,25 @@ nv50_disp_base_fini(struct nouveau_object *object, bool suspend)
}
struct
nouveau_ofuncs
nv50_disp_
base
_ofuncs
=
{
.
ctor
=
nv50_disp_
base
_ctor
,
.
dtor
=
nv50_disp_
base
_dtor
,
.
init
=
nv50_disp_
base
_init
,
.
fini
=
nv50_disp_
base
_fini
,
.
mthd
=
nv50_disp_
base
_mthd
,
nv50_disp_
main
_ofuncs
=
{
.
ctor
=
nv50_disp_
main
_ctor
,
.
dtor
=
nv50_disp_
main
_dtor
,
.
init
=
nv50_disp_
main
_init
,
.
fini
=
nv50_disp_
main
_fini
,
.
mthd
=
nv50_disp_
main
_mthd
,
.
ntfy
=
nouveau_disp_ntfy
,
};
static
struct
nouveau_oclass
nv50_disp_
base
_oclass
[]
=
{
{
NV50_DISP
,
&
nv50_disp_
base
_ofuncs
},
nv50_disp_
main
_oclass
[]
=
{
{
NV50_DISP
,
&
nv50_disp_
main
_ofuncs
},
{}
};
static
struct
nouveau_oclass
nv50_disp_sclass
[]
=
{
{
NV50_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
mast
_ofuncs
.
base
},
{
NV50_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
sync
_ofuncs
.
base
},
{
NV50_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
core
_ofuncs
.
base
},
{
NV50_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
base
_ofuncs
.
base
},
{
NV50_DISP_OVERLAY_CHANNEL_DMA
,
&
nv50_disp_ovly_ofuncs
.
base
},
{
NV50_DISP_OVERLAY
,
&
nv50_disp_oimm_ofuncs
.
base
},
{
NV50_DISP_CURSOR
,
&
nv50_disp_curs_ofuncs
.
base
},
...
...
@@ -1974,7 +1974,7 @@ nv50_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
nv50_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
nv50_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nv50_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nv50_disp_intr_supervisor
);
...
...
@@ -2007,9 +2007,9 @@ nv50_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nv50_disp_vblank_func
,
.
base
.
outp
=
nv50_disp_outp_sclass
,
.
mthd
.
core
=
&
nv50_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nv50_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nv50_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nv50_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nv50_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
0x000004
,
.
head
.
scanoutpos
=
nv50_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nv50_disp_
main
_scanoutpos
,
}.
base
.
base
;
drivers/gpu/drm/nouveau/core/engine/disp/nv50.h
View file @
2832271d
...
...
@@ -64,10 +64,10 @@ struct nv50_disp_impl {
}
head
;
};
int
nv50_disp_
base
_scanoutpos
(
NV50_DISP_MTHD_V0
);
int
nv50_disp_
base
_mthd
(
struct
nouveau_object
*
,
u32
,
void
*
,
u32
);
int
nv50_disp_
main
_scanoutpos
(
NV50_DISP_MTHD_V0
);
int
nv50_disp_
main
_mthd
(
struct
nouveau_object
*
,
u32
,
void
*
,
u32
);
int
nvd0_disp_
base
_scanoutpos
(
NV50_DISP_MTHD_V0
);
int
nvd0_disp_
main
_scanoutpos
(
NV50_DISP_MTHD_V0
);
int
nv50_dac_power
(
NV50_DISP_MTHD_V1
);
int
nv50_dac_sense
(
NV50_DISP_MTHD_V1
);
...
...
@@ -170,18 +170,18 @@ struct nv50_disp_mthd_chan {
}
data
[];
};
extern
struct
nv50_disp_chan_impl
nv50_disp_
mast
_ofuncs
;
int
nv50_disp_
mast
_ctor
(
struct
nouveau_object
*
,
struct
nouveau_object
*
,
extern
struct
nv50_disp_chan_impl
nv50_disp_
core
_ofuncs
;
int
nv50_disp_
core
_ctor
(
struct
nouveau_object
*
,
struct
nouveau_object
*
,
struct
nouveau_oclass
*
,
void
*
,
u32
,
struct
nouveau_object
**
);
extern
const
struct
nv50_disp_mthd_list
nv50_disp_
mast
_mthd_base
;
extern
const
struct
nv50_disp_mthd_list
nv50_disp_
mast
_mthd_sor
;
extern
const
struct
nv50_disp_mthd_list
nv50_disp_
mast
_mthd_pior
;
extern
struct
nv50_disp_chan_impl
nv50_disp_
sync
_ofuncs
;
int
nv50_disp_
sync
_ctor
(
struct
nouveau_object
*
,
struct
nouveau_object
*
,
extern
const
struct
nv50_disp_mthd_list
nv50_disp_
core
_mthd_base
;
extern
const
struct
nv50_disp_mthd_list
nv50_disp_
core
_mthd_sor
;
extern
const
struct
nv50_disp_mthd_list
nv50_disp_
core
_mthd_pior
;
extern
struct
nv50_disp_chan_impl
nv50_disp_
base
_ofuncs
;
int
nv50_disp_
base
_ctor
(
struct
nouveau_object
*
,
struct
nouveau_object
*
,
struct
nouveau_oclass
*
,
void
*
,
u32
,
struct
nouveau_object
**
);
extern
const
struct
nv50_disp_mthd_list
nv50_disp_
sync
_mthd_image
;
extern
const
struct
nv50_disp_mthd_list
nv50_disp_
base
_mthd_image
;
extern
struct
nv50_disp_chan_impl
nv50_disp_ovly_ofuncs
;
int
nv50_disp_ovly_ctor
(
struct
nouveau_object
*
,
struct
nouveau_object
*
,
struct
nouveau_oclass
*
,
void
*
,
u32
,
...
...
@@ -195,12 +195,12 @@ extern struct nv50_disp_chan_impl nv50_disp_curs_ofuncs;
int
nv50_disp_curs_ctor
(
struct
nouveau_object
*
,
struct
nouveau_object
*
,
struct
nouveau_oclass
*
,
void
*
,
u32
,
struct
nouveau_object
**
);
extern
struct
nouveau_ofuncs
nv50_disp_
base
_ofuncs
;
int
nv50_disp_
base
_ctor
(
struct
nouveau_object
*
,
struct
nouveau_object
*
,
extern
struct
nouveau_ofuncs
nv50_disp_
main
_ofuncs
;
int
nv50_disp_
main
_ctor
(
struct
nouveau_object
*
,
struct
nouveau_object
*
,
struct
nouveau_oclass
*
,
void
*
,
u32
,
struct
nouveau_object
**
);
void
nv50_disp_
base
_dtor
(
struct
nouveau_object
*
);
extern
struct
nouveau_omthds
nv50_disp_
base
_omthds
[];
void
nv50_disp_
main
_dtor
(
struct
nouveau_object
*
);
extern
struct
nouveau_omthds
nv50_disp_
main
_omthds
[];
extern
struct
nouveau_oclass
nv50_disp_cclass
;
void
nv50_disp_mthd_chan
(
struct
nv50_disp_priv
*
,
int
debug
,
int
head
,
const
struct
nv50_disp_mthd_chan
*
);
...
...
@@ -208,31 +208,31 @@ void nv50_disp_intr_supervisor(struct work_struct *);
void
nv50_disp_intr
(
struct
nouveau_subdev
*
);
extern
const
struct
nvkm_event_func
nv50_disp_vblank_func
;
extern
const
struct
nv50_disp_mthd_chan
nv84_disp_
mast
_mthd_chan
;
extern
const
struct
nv50_disp_mthd_list
nv84_disp_
mast
_mthd_dac
;
extern
const
struct
nv50_disp_mthd_list
nv84_disp_
mast
_mthd_head
;
extern
const
struct
nv50_disp_mthd_chan
nv84_disp_
sync
_mthd_chan
;
extern
const
struct
nv50_disp_mthd_chan
nv84_disp_
core
_mthd_chan
;
extern
const
struct
nv50_disp_mthd_list
nv84_disp_
core
_mthd_dac
;
extern
const
struct
nv50_disp_mthd_list
nv84_disp_
core
_mthd_head
;
extern
const
struct
nv50_disp_mthd_chan
nv84_disp_
base
_mthd_chan
;
extern
const
struct
nv50_disp_mthd_chan
nv84_disp_ovly_mthd_chan
;
extern
const
struct
nv50_disp_mthd_chan
nv94_disp_
mast
_mthd_chan
;
extern
const
struct
nv50_disp_mthd_chan
nv94_disp_
core
_mthd_chan
;
extern
struct
nv50_disp_chan_impl
nvd0_disp_
mast
_ofuncs
;
extern
const
struct
nv50_disp_mthd_list
nvd0_disp_
mast
_mthd_base
;
extern
const
struct
nv50_disp_mthd_list
nvd0_disp_
mast
_mthd_dac
;
extern
const
struct
nv50_disp_mthd_list
nvd0_disp_
mast
_mthd_sor
;
extern
const
struct
nv50_disp_mthd_list
nvd0_disp_
mast
_mthd_pior
;
extern
struct
nv50_disp_chan_impl
nvd0_disp_
sync
_ofuncs
;
extern
struct
nv50_disp_chan_impl
nvd0_disp_
core
_ofuncs
;
extern
const
struct
nv50_disp_mthd_list
nvd0_disp_
core
_mthd_base
;
extern
const
struct
nv50_disp_mthd_list
nvd0_disp_
core
_mthd_dac
;
extern
const
struct
nv50_disp_mthd_list
nvd0_disp_
core
_mthd_sor
;
extern
const
struct
nv50_disp_mthd_list
nvd0_disp_
core
_mthd_pior
;
extern
struct
nv50_disp_chan_impl
nvd0_disp_
base
_ofuncs
;
extern
struct
nv50_disp_chan_impl
nvd0_disp_ovly_ofuncs
;
extern
const
struct
nv50_disp_mthd_chan
nvd0_disp_
sync
_mthd_chan
;
extern
const
struct
nv50_disp_mthd_chan
nvd0_disp_
base
_mthd_chan
;
extern
struct
nv50_disp_chan_impl
nvd0_disp_oimm_ofuncs
;
extern
struct
nv50_disp_chan_impl
nvd0_disp_curs_ofuncs
;
extern
struct
nouveau_ofuncs
nvd0_disp_
base
_ofuncs
;
extern
struct
nouveau_ofuncs
nvd0_disp_
main
_ofuncs
;
extern
struct
nouveau_oclass
nvd0_disp_cclass
;
void
nvd0_disp_intr_supervisor
(
struct
work_struct
*
);
void
nvd0_disp_intr
(
struct
nouveau_subdev
*
);
extern
const
struct
nvkm_event_func
nvd0_disp_vblank_func
;
extern
const
struct
nv50_disp_mthd_chan
nve0_disp_
mast
_mthd_chan
;
extern
const
struct
nv50_disp_mthd_chan
nve0_disp_
core
_mthd_chan
;
extern
const
struct
nv50_disp_mthd_chan
nve0_disp_ovly_mthd_chan
;
extern
struct
nvkm_output_dp_impl
nv50_pior_dp_impl
;
...
...
drivers/gpu/drm/nouveau/core/engine/disp/nv84.c
View file @
2832271d
...
...
@@ -34,7 +34,7 @@
******************************************************************************/
const
struct
nv50_disp_mthd_list
nv84_disp_
mast
_mthd_dac
=
{
nv84_disp_
core
_mthd_dac
=
{
.
mthd
=
0x0080
,
.
addr
=
0x000008
,
.
data
=
{
...
...
@@ -46,7 +46,7 @@ nv84_disp_mast_mthd_dac = {
};
const
struct
nv50_disp_mthd_list
nv84_disp_
mast
_mthd_head
=
{
nv84_disp_
core
_mthd_head
=
{
.
mthd
=
0x0400
,
.
addr
=
0x000540
,
.
data
=
{
...
...
@@ -98,15 +98,15 @@ nv84_disp_mast_mthd_head = {
};
const
struct
nv50_disp_mthd_chan
nv84_disp_
mast
_mthd_chan
=
{
nv84_disp_
core
_mthd_chan
=
{
.
name
=
"Core"
,
.
addr
=
0x000000
,
.
data
=
{
{
"Global"
,
1
,
&
nv50_disp_
mast
_mthd_base
},
{
"DAC"
,
3
,
&
nv84_disp_
mast
_mthd_dac
},
{
"SOR"
,
2
,
&
nv50_disp_
mast
_mthd_sor
},
{
"PIOR"
,
3
,
&
nv50_disp_
mast
_mthd_pior
},
{
"HEAD"
,
2
,
&
nv84_disp_
mast
_mthd_head
},
{
"Global"
,
1
,
&
nv50_disp_
core
_mthd_base
},
{
"DAC"
,
3
,
&
nv84_disp_
core
_mthd_dac
},
{
"SOR"
,
2
,
&
nv50_disp_
core
_mthd_sor
},
{
"PIOR"
,
3
,
&
nv50_disp_
core
_mthd_pior
},
{
"HEAD"
,
2
,
&
nv84_disp_
core
_mthd_head
},
{}
}
};
...
...
@@ -116,7 +116,7 @@ nv84_disp_mast_mthd_chan = {
******************************************************************************/
static
const
struct
nv50_disp_mthd_list
nv84_disp_
sync
_mthd_base
=
{
nv84_disp_
base
_mthd_base
=
{
.
mthd
=
0x0000
,
.
addr
=
0x000000
,
.
data
=
{
...
...
@@ -146,12 +146,12 @@ nv84_disp_sync_mthd_base = {
};
const
struct
nv50_disp_mthd_chan
nv84_disp_
sync
_mthd_chan
=
{
nv84_disp_
base
_mthd_chan
=
{
.
name
=
"Base"
,
.
addr
=
0x000540
,
.
data
=
{
{
"Global"
,
1
,
&
nv84_disp_
sync
_mthd_base
},
{
"Image"
,
2
,
&
nv50_disp_
sync
_mthd_image
},
{
"Global"
,
1
,
&
nv84_disp_
base
_mthd_base
},
{
"Image"
,
2
,
&
nv50_disp_
base
_mthd_image
},
{}
}
};
...
...
@@ -204,8 +204,8 @@ nv84_disp_ovly_mthd_chan = {
static
struct
nouveau_oclass
nv84_disp_sclass
[]
=
{
{
G82_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
mast
_ofuncs
.
base
},
{
G82_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
sync
_ofuncs
.
base
},
{
G82_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
core
_ofuncs
.
base
},
{
G82_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
base
_ofuncs
.
base
},
{
G82_DISP_OVERLAY_CHANNEL_DMA
,
&
nv50_disp_ovly_ofuncs
.
base
},
{
G82_DISP_OVERLAY
,
&
nv50_disp_oimm_ofuncs
.
base
},
{
G82_DISP_CURSOR
,
&
nv50_disp_curs_ofuncs
.
base
},
...
...
@@ -213,8 +213,8 @@ nv84_disp_sclass[] = {
};
static
struct
nouveau_oclass
nv84_disp_
base
_oclass
[]
=
{
{
G82_DISP
,
&
nv50_disp_
base
_ofuncs
},
nv84_disp_
main
_oclass
[]
=
{
{
G82_DISP
,
&
nv50_disp_
main
_ofuncs
},
{}
};
...
...
@@ -240,7 +240,7 @@ nv84_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
nv84_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
nv84_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nv50_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nv50_disp_intr_supervisor
);
...
...
@@ -268,9 +268,9 @@ nv84_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nv50_disp_vblank_func
,
.
base
.
outp
=
nv50_disp_outp_sclass
,
.
mthd
.
core
=
&
nv84_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nv84_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nv84_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nv84_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nv84_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
0x000004
,
.
head
.
scanoutpos
=
nv50_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nv50_disp_
main
_scanoutpos
,
}.
base
.
base
;
drivers/gpu/drm/nouveau/core/engine/disp/nv94.c
View file @
2832271d
...
...
@@ -34,7 +34,7 @@
******************************************************************************/
const
struct
nv50_disp_mthd_list
nv94_disp_
mast
_mthd_sor
=
{
nv94_disp_
core
_mthd_sor
=
{
.
mthd
=
0x0040
,
.
addr
=
0x000008
,
.
data
=
{
...
...
@@ -44,15 +44,15 @@ nv94_disp_mast_mthd_sor = {
};
const
struct
nv50_disp_mthd_chan
nv94_disp_
mast
_mthd_chan
=
{
nv94_disp_
core
_mthd_chan
=
{
.
name
=
"Core"
,
.
addr
=
0x000000
,
.
data
=
{
{
"Global"
,
1
,
&
nv50_disp_
mast
_mthd_base
},
{
"DAC"
,
3
,
&
nv84_disp_
mast
_mthd_dac
},
{
"SOR"
,
4
,
&
nv94_disp_
mast
_mthd_sor
},
{
"PIOR"
,
3
,
&
nv50_disp_
mast
_mthd_pior
},
{
"HEAD"
,
2
,
&
nv84_disp_
mast
_mthd_head
},
{
"Global"
,
1
,
&
nv50_disp_
core
_mthd_base
},
{
"DAC"
,
3
,
&
nv84_disp_
core
_mthd_dac
},
{
"SOR"
,
4
,
&
nv94_disp_
core
_mthd_sor
},
{
"PIOR"
,
3
,
&
nv50_disp_
core
_mthd_pior
},
{
"HEAD"
,
2
,
&
nv84_disp_
core
_mthd_head
},
{}
}
};
...
...
@@ -63,8 +63,8 @@ nv94_disp_mast_mthd_chan = {
static
struct
nouveau_oclass
nv94_disp_sclass
[]
=
{
{
GT206_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
mast
_ofuncs
.
base
},
{
GT200_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
sync
_ofuncs
.
base
},
{
GT206_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
core
_ofuncs
.
base
},
{
GT200_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
base
_ofuncs
.
base
},
{
GT200_DISP_OVERLAY_CHANNEL_DMA
,
&
nv50_disp_ovly_ofuncs
.
base
},
{
G82_DISP_OVERLAY
,
&
nv50_disp_oimm_ofuncs
.
base
},
{
G82_DISP_CURSOR
,
&
nv50_disp_curs_ofuncs
.
base
},
...
...
@@ -72,8 +72,8 @@ nv94_disp_sclass[] = {
};
static
struct
nouveau_oclass
nv94_disp_
base
_oclass
[]
=
{
{
GT206_DISP
,
&
nv50_disp_
base
_ofuncs
},
nv94_disp_
main
_oclass
[]
=
{
{
GT206_DISP
,
&
nv50_disp_
main
_ofuncs
},
{}
};
...
...
@@ -99,7 +99,7 @@ nv94_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
nv94_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
nv94_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nv50_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nv50_disp_intr_supervisor
);
...
...
@@ -134,9 +134,9 @@ nv94_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nv50_disp_vblank_func
,
.
base
.
outp
=
nv94_disp_outp_sclass
,
.
mthd
.
core
=
&
nv94_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nv84_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nv94_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nv84_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nv84_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
0x000004
,
.
head
.
scanoutpos
=
nv50_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nv50_disp_
main
_scanoutpos
,
}.
base
.
base
;
drivers/gpu/drm/nouveau/core/engine/disp/nva0.c
View file @
2832271d
...
...
@@ -80,8 +80,8 @@ nva0_disp_ovly_mthd_chan = {
static
struct
nouveau_oclass
nva0_disp_sclass
[]
=
{
{
GT200_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
mast
_ofuncs
.
base
},
{
GT200_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
sync
_ofuncs
.
base
},
{
GT200_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
core
_ofuncs
.
base
},
{
GT200_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
base
_ofuncs
.
base
},
{
GT200_DISP_OVERLAY_CHANNEL_DMA
,
&
nv50_disp_ovly_ofuncs
.
base
},
{
G82_DISP_OVERLAY
,
&
nv50_disp_oimm_ofuncs
.
base
},
{
G82_DISP_CURSOR
,
&
nv50_disp_curs_ofuncs
.
base
},
...
...
@@ -89,8 +89,8 @@ nva0_disp_sclass[] = {
};
static
struct
nouveau_oclass
nva0_disp_
base
_oclass
[]
=
{
{
GT200_DISP
,
&
nv50_disp_
base
_ofuncs
},
nva0_disp_
main
_oclass
[]
=
{
{
GT200_DISP
,
&
nv50_disp_
main
_ofuncs
},
{}
};
...
...
@@ -116,7 +116,7 @@ nva0_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
nva0_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
nva0_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nv50_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nv50_disp_intr_supervisor
);
...
...
@@ -144,9 +144,9 @@ nva0_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nv50_disp_vblank_func
,
.
base
.
outp
=
nv50_disp_outp_sclass
,
.
mthd
.
core
=
&
nv84_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nv84_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nv84_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nv84_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nva0_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
0x000004
,
.
head
.
scanoutpos
=
nv50_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nv50_disp_
main
_scanoutpos
,
}.
base
.
base
;
drivers/gpu/drm/nouveau/core/engine/disp/nva3.c
View file @
2832271d
...
...
@@ -35,8 +35,8 @@
static
struct
nouveau_oclass
nva3_disp_sclass
[]
=
{
{
GT214_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
mast
_ofuncs
.
base
},
{
GT214_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
sync
_ofuncs
.
base
},
{
GT214_DISP_CORE_CHANNEL_DMA
,
&
nv50_disp_
core
_ofuncs
.
base
},
{
GT214_DISP_BASE_CHANNEL_DMA
,
&
nv50_disp_
base
_ofuncs
.
base
},
{
GT214_DISP_OVERLAY_CHANNEL_DMA
,
&
nv50_disp_ovly_ofuncs
.
base
},
{
GT214_DISP_OVERLAY
,
&
nv50_disp_oimm_ofuncs
.
base
},
{
GT214_DISP_CURSOR
,
&
nv50_disp_curs_ofuncs
.
base
},
...
...
@@ -44,8 +44,8 @@ nva3_disp_sclass[] = {
};
static
struct
nouveau_oclass
nva3_disp_
base
_oclass
[]
=
{
{
GT214_DISP
,
&
nv50_disp_
base
_ofuncs
},
nva3_disp_
main
_oclass
[]
=
{
{
GT214_DISP
,
&
nv50_disp_
main
_ofuncs
},
{}
};
...
...
@@ -71,7 +71,7 @@ nva3_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
nva3_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
nva3_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nv50_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nv50_disp_intr_supervisor
);
...
...
@@ -100,9 +100,9 @@ nva3_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nv50_disp_vblank_func
,
.
base
.
outp
=
nv94_disp_outp_sclass
,
.
mthd
.
core
=
&
nv94_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nv84_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nv94_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nv84_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nv84_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
0x000004
,
.
head
.
scanoutpos
=
nv50_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nv50_disp_
main
_scanoutpos
,
}.
base
.
base
;
drivers/gpu/drm/nouveau/core/engine/disp/nvd0.c
View file @
2832271d
...
...
@@ -151,7 +151,7 @@ nvd0_disp_dmac_fini(struct nouveau_object *object, bool suspend)
******************************************************************************/
const
struct
nv50_disp_mthd_list
nvd0_disp_
mast
_mthd_base
=
{
nvd0_disp_
core
_mthd_base
=
{
.
mthd
=
0x0000
,
.
addr
=
0x000000
,
.
data
=
{
...
...
@@ -164,7 +164,7 @@ nvd0_disp_mast_mthd_base = {
};
const
struct
nv50_disp_mthd_list
nvd0_disp_
mast
_mthd_dac
=
{
nvd0_disp_
core
_mthd_dac
=
{
.
mthd
=
0x0020
,
.
addr
=
0x000020
,
.
data
=
{
...
...
@@ -177,7 +177,7 @@ nvd0_disp_mast_mthd_dac = {
};
const
struct
nv50_disp_mthd_list
nvd0_disp_
mast
_mthd_sor
=
{
nvd0_disp_
core
_mthd_sor
=
{
.
mthd
=
0x0020
,
.
addr
=
0x000020
,
.
data
=
{
...
...
@@ -190,7 +190,7 @@ nvd0_disp_mast_mthd_sor = {
};
const
struct
nv50_disp_mthd_list
nvd0_disp_
mast
_mthd_pior
=
{
nvd0_disp_
core
_mthd_pior
=
{
.
mthd
=
0x0020
,
.
addr
=
0x000020
,
.
data
=
{
...
...
@@ -203,7 +203,7 @@ nvd0_disp_mast_mthd_pior = {
};
static
const
struct
nv50_disp_mthd_list
nvd0_disp_
mast
_mthd_head
=
{
nvd0_disp_
core
_mthd_head
=
{
.
mthd
=
0x0300
,
.
addr
=
0x000300
,
.
data
=
{
...
...
@@ -277,21 +277,21 @@ nvd0_disp_mast_mthd_head = {
};
static
const
struct
nv50_disp_mthd_chan
nvd0_disp_
mast
_mthd_chan
=
{
nvd0_disp_
core
_mthd_chan
=
{
.
name
=
"Core"
,
.
addr
=
0x000000
,
.
data
=
{
{
"Global"
,
1
,
&
nvd0_disp_
mast
_mthd_base
},
{
"DAC"
,
3
,
&
nvd0_disp_
mast
_mthd_dac
},
{
"SOR"
,
8
,
&
nvd0_disp_
mast
_mthd_sor
},
{
"PIOR"
,
4
,
&
nvd0_disp_
mast
_mthd_pior
},
{
"HEAD"
,
4
,
&
nvd0_disp_
mast
_mthd_head
},
{
"Global"
,
1
,
&
nvd0_disp_
core
_mthd_base
},
{
"DAC"
,
3
,
&
nvd0_disp_
core
_mthd_dac
},
{
"SOR"
,
8
,
&
nvd0_disp_
core
_mthd_sor
},
{
"PIOR"
,
4
,
&
nvd0_disp_
core
_mthd_pior
},
{
"HEAD"
,
4
,
&
nvd0_disp_
core
_mthd_head
},
{}
}
};
static
int
nvd0_disp_
mast
_init
(
struct
nouveau_object
*
object
)
nvd0_disp_
core
_init
(
struct
nouveau_object
*
object
)
{
struct
nv50_disp_priv
*
priv
=
(
void
*
)
object
->
engine
;
struct
nv50_disp_dmac
*
mast
=
(
void
*
)
object
;
...
...
@@ -322,7 +322,7 @@ nvd0_disp_mast_init(struct nouveau_object *object)
}
static
int
nvd0_disp_
mast
_fini
(
struct
nouveau_object
*
object
,
bool
suspend
)
nvd0_disp_
core
_fini
(
struct
nouveau_object
*
object
,
bool
suspend
)
{
struct
nv50_disp_priv
*
priv
=
(
void
*
)
object
->
engine
;
struct
nv50_disp_dmac
*
mast
=
(
void
*
)
object
;
...
...
@@ -344,11 +344,11 @@ nvd0_disp_mast_fini(struct nouveau_object *object, bool suspend)
}
struct
nv50_disp_chan_impl
nvd0_disp_
mast
_ofuncs
=
{
.
base
.
ctor
=
nv50_disp_
mast
_ctor
,
nvd0_disp_
core
_ofuncs
=
{
.
base
.
ctor
=
nv50_disp_
core
_ctor
,
.
base
.
dtor
=
nv50_disp_dmac_dtor
,
.
base
.
init
=
nvd0_disp_
mast
_init
,
.
base
.
fini
=
nvd0_disp_
mast
_fini
,
.
base
.
init
=
nvd0_disp_
core
_init
,
.
base
.
fini
=
nvd0_disp_
core
_fini
,
.
base
.
ntfy
=
nv50_disp_chan_ntfy
,
.
base
.
map
=
nv50_disp_chan_map
,
.
base
.
rd32
=
nv50_disp_chan_rd32
,
...
...
@@ -363,7 +363,7 @@ nvd0_disp_mast_ofuncs = {
******************************************************************************/
static
const
struct
nv50_disp_mthd_list
nvd0_disp_
sync
_mthd_base
=
{
nvd0_disp_
base
_mthd_base
=
{
.
mthd
=
0x0000
,
.
addr
=
0x000000
,
.
data
=
{
...
...
@@ -413,7 +413,7 @@ nvd0_disp_sync_mthd_base = {
};
static
const
struct
nv50_disp_mthd_list
nvd0_disp_
sync
_mthd_image
=
{
nvd0_disp_
base
_mthd_image
=
{
.
mthd
=
0x0400
,
.
addr
=
0x000400
,
.
data
=
{
...
...
@@ -427,19 +427,19 @@ nvd0_disp_sync_mthd_image = {
};
const
struct
nv50_disp_mthd_chan
nvd0_disp_
sync
_mthd_chan
=
{
nvd0_disp_
base
_mthd_chan
=
{
.
name
=
"Base"
,
.
addr
=
0x001000
,
.
data
=
{
{
"Global"
,
1
,
&
nvd0_disp_
sync
_mthd_base
},
{
"Image"
,
2
,
&
nvd0_disp_
sync
_mthd_image
},
{
"Global"
,
1
,
&
nvd0_disp_
base
_mthd_base
},
{
"Image"
,
2
,
&
nvd0_disp_
base
_mthd_image
},
{}
}
};
struct
nv50_disp_chan_impl
nvd0_disp_
sync
_ofuncs
=
{
.
base
.
ctor
=
nv50_disp_
sync
_ctor
,
nvd0_disp_
base
_ofuncs
=
{
.
base
.
ctor
=
nv50_disp_
base
_ctor
,
.
base
.
dtor
=
nv50_disp_dmac_dtor
,
.
base
.
init
=
nvd0_disp_dmac_init
,
.
base
.
fini
=
nvd0_disp_dmac_fini
,
...
...
@@ -624,7 +624,7 @@ nvd0_disp_curs_ofuncs = {
******************************************************************************/
int
nvd0_disp_
base
_scanoutpos
(
NV50_DISP_MTHD_V0
)
nvd0_disp_
main
_scanoutpos
(
NV50_DISP_MTHD_V0
)
{
const
u32
total
=
nv_rd32
(
priv
,
0x640414
+
(
head
*
0x300
));
const
u32
blanke
=
nv_rd32
(
priv
,
0x64041c
+
(
head
*
0x300
));
...
...
@@ -656,7 +656,7 @@ nvd0_disp_base_scanoutpos(NV50_DISP_MTHD_V0)
}
static
int
nvd0_disp_
base
_init
(
struct
nouveau_object
*
object
)
nvd0_disp_
main
_init
(
struct
nouveau_object
*
object
)
{
struct
nv50_disp_priv
*
priv
=
(
void
*
)
object
->
engine
;
struct
nv50_disp_base
*
base
=
(
void
*
)
object
;
...
...
@@ -725,7 +725,7 @@ nvd0_disp_base_init(struct nouveau_object *object)
}
static
int
nvd0_disp_
base
_fini
(
struct
nouveau_object
*
object
,
bool
suspend
)
nvd0_disp_
main
_fini
(
struct
nouveau_object
*
object
,
bool
suspend
)
{
struct
nv50_disp_priv
*
priv
=
(
void
*
)
object
->
engine
;
struct
nv50_disp_base
*
base
=
(
void
*
)
object
;
...
...
@@ -737,25 +737,25 @@ nvd0_disp_base_fini(struct nouveau_object *object, bool suspend)
}
struct
nouveau_ofuncs
nvd0_disp_
base
_ofuncs
=
{
.
ctor
=
nv50_disp_
base
_ctor
,
.
dtor
=
nv50_disp_
base
_dtor
,
.
init
=
nvd0_disp_
base
_init
,
.
fini
=
nvd0_disp_
base
_fini
,
.
mthd
=
nv50_disp_
base
_mthd
,
nvd0_disp_
main
_ofuncs
=
{
.
ctor
=
nv50_disp_
main
_ctor
,
.
dtor
=
nv50_disp_
main
_dtor
,
.
init
=
nvd0_disp_
main
_init
,
.
fini
=
nvd0_disp_
main
_fini
,
.
mthd
=
nv50_disp_
main
_mthd
,
.
ntfy
=
nouveau_disp_ntfy
,
};
static
struct
nouveau_oclass
nvd0_disp_
base
_oclass
[]
=
{
{
GF110_DISP
,
&
nvd0_disp_
base
_ofuncs
},
nvd0_disp_
main
_oclass
[]
=
{
{
GF110_DISP
,
&
nvd0_disp_
main
_ofuncs
},
{}
};
static
struct
nouveau_oclass
nvd0_disp_sclass
[]
=
{
{
GF110_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
mast
_ofuncs
.
base
},
{
GF110_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
sync
_ofuncs
.
base
},
{
GF110_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
core
_ofuncs
.
base
},
{
GF110_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
base
_ofuncs
.
base
},
{
GF110_DISP_OVERLAY_CONTROL_DMA
,
&
nvd0_disp_ovly_ofuncs
.
base
},
{
GF110_DISP_OVERLAY
,
&
nvd0_disp_oimm_ofuncs
.
base
},
{
GF110_DISP_CURSOR
,
&
nvd0_disp_curs_ofuncs
.
base
},
...
...
@@ -1270,7 +1270,7 @@ nvd0_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
nvd0_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
nvd0_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nvd0_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nvd0_disp_intr_supervisor
);
...
...
@@ -1303,9 +1303,9 @@ nvd0_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nvd0_disp_vblank_func
,
.
base
.
outp
=
nvd0_disp_outp_sclass
,
.
mthd
.
core
=
&
nvd0_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nvd0_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nvd0_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
-
0x020000
,
.
head
.
scanoutpos
=
nvd0_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nvd0_disp_
main
_scanoutpos
,
}.
base
.
base
;
drivers/gpu/drm/nouveau/core/engine/disp/nve0.c
View file @
2832271d
...
...
@@ -34,7 +34,7 @@
******************************************************************************/
static
const
struct
nv50_disp_mthd_list
nve0_disp_
mast
_mthd_head
=
{
nve0_disp_
core
_mthd_head
=
{
.
mthd
=
0x0300
,
.
addr
=
0x000300
,
.
data
=
{
...
...
@@ -113,15 +113,15 @@ nve0_disp_mast_mthd_head = {
};
const
struct
nv50_disp_mthd_chan
nve0_disp_
mast
_mthd_chan
=
{
nve0_disp_
core
_mthd_chan
=
{
.
name
=
"Core"
,
.
addr
=
0x000000
,
.
data
=
{
{
"Global"
,
1
,
&
nvd0_disp_
mast
_mthd_base
},
{
"DAC"
,
3
,
&
nvd0_disp_
mast
_mthd_dac
},
{
"SOR"
,
8
,
&
nvd0_disp_
mast
_mthd_sor
},
{
"PIOR"
,
4
,
&
nvd0_disp_
mast
_mthd_pior
},
{
"HEAD"
,
4
,
&
nve0_disp_
mast
_mthd_head
},
{
"Global"
,
1
,
&
nvd0_disp_
core
_mthd_base
},
{
"DAC"
,
3
,
&
nvd0_disp_
core
_mthd_dac
},
{
"SOR"
,
8
,
&
nvd0_disp_
core
_mthd_sor
},
{
"PIOR"
,
4
,
&
nvd0_disp_
core
_mthd_pior
},
{
"HEAD"
,
4
,
&
nve0_disp_
core
_mthd_head
},
{}
}
};
...
...
@@ -200,8 +200,8 @@ nve0_disp_ovly_mthd_chan = {
static
struct
nouveau_oclass
nve0_disp_sclass
[]
=
{
{
GK104_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
mast
_ofuncs
.
base
},
{
GK104_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
sync
_ofuncs
.
base
},
{
GK104_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
core
_ofuncs
.
base
},
{
GK104_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
base
_ofuncs
.
base
},
{
GK104_DISP_OVERLAY_CONTROL_DMA
,
&
nvd0_disp_ovly_ofuncs
.
base
},
{
GK104_DISP_OVERLAY
,
&
nvd0_disp_oimm_ofuncs
.
base
},
{
GK104_DISP_CURSOR
,
&
nvd0_disp_curs_ofuncs
.
base
},
...
...
@@ -209,8 +209,8 @@ nve0_disp_sclass[] = {
};
static
struct
nouveau_oclass
nve0_disp_
base
_oclass
[]
=
{
{
GK104_DISP
,
&
nvd0_disp_
base
_ofuncs
},
nve0_disp_
main
_oclass
[]
=
{
{
GK104_DISP
,
&
nvd0_disp_
main
_ofuncs
},
{}
};
...
...
@@ -237,7 +237,7 @@ nve0_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
nve0_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
nve0_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nvd0_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nvd0_disp_intr_supervisor
);
...
...
@@ -264,9 +264,9 @@ nve0_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nvd0_disp_vblank_func
,
.
base
.
outp
=
nvd0_disp_outp_sclass
,
.
mthd
.
core
=
&
nve0_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nve0_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nve0_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
-
0x020000
,
.
head
.
scanoutpos
=
nvd0_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nvd0_disp_
main
_scanoutpos
,
}.
base
.
base
;
drivers/gpu/drm/nouveau/core/engine/disp/nvf0.c
View file @
2832271d
...
...
@@ -35,8 +35,8 @@
static
struct
nouveau_oclass
nvf0_disp_sclass
[]
=
{
{
GK110_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
mast
_ofuncs
.
base
},
{
GK110_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
sync
_ofuncs
.
base
},
{
GK110_DISP_CORE_CHANNEL_DMA
,
&
nvd0_disp_
core
_ofuncs
.
base
},
{
GK110_DISP_BASE_CHANNEL_DMA
,
&
nvd0_disp_
base
_ofuncs
.
base
},
{
GK104_DISP_OVERLAY_CONTROL_DMA
,
&
nvd0_disp_ovly_ofuncs
.
base
},
{
GK104_DISP_OVERLAY
,
&
nvd0_disp_oimm_ofuncs
.
base
},
{
GK104_DISP_CURSOR
,
&
nvd0_disp_curs_ofuncs
.
base
},
...
...
@@ -44,8 +44,8 @@ nvf0_disp_sclass[] = {
};
static
struct
nouveau_oclass
nvf0_disp_
base
_oclass
[]
=
{
{
GK110_DISP
,
&
nvd0_disp_
base
_ofuncs
},
nvf0_disp_
main
_oclass
[]
=
{
{
GK110_DISP
,
&
nvd0_disp_
main
_ofuncs
},
{}
};
...
...
@@ -72,7 +72,7 @@ nvf0_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
if
(
ret
)
return
ret
;
nv_engine
(
priv
)
->
sclass
=
nvf0_disp_
base
_oclass
;
nv_engine
(
priv
)
->
sclass
=
nvf0_disp_
main
_oclass
;
nv_engine
(
priv
)
->
cclass
=
&
nv50_disp_cclass
;
nv_subdev
(
priv
)
->
intr
=
nvd0_disp_intr
;
INIT_WORK
(
&
priv
->
supervisor
,
nvd0_disp_intr_supervisor
);
...
...
@@ -99,9 +99,9 @@ nvf0_disp_oclass = &(struct nv50_disp_impl) {
},
.
base
.
vblank
=
&
nvd0_disp_vblank_func
,
.
base
.
outp
=
nvd0_disp_outp_sclass
,
.
mthd
.
core
=
&
nve0_disp_
mast
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
sync
_mthd_chan
,
.
mthd
.
core
=
&
nve0_disp_
core
_mthd_chan
,
.
mthd
.
base
=
&
nvd0_disp_
base
_mthd_chan
,
.
mthd
.
ovly
=
&
nve0_disp_ovly_mthd_chan
,
.
mthd
.
prev
=
-
0x020000
,
.
head
.
scanoutpos
=
nvd0_disp_
base
_scanoutpos
,
.
head
.
scanoutpos
=
nvd0_disp_
main
_scanoutpos
,
}.
base
.
base
;
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment