Commit 6cf103bc authored by Rasmus Villemoes's avatar Rasmus Villemoes Committed by Linus Walleij

pinctrl: freescale: remove generic pin config core support

No instance of "struct imx_pinctrl_soc_info" sets '.generic_pinconf =
true', so all of this is effectively dead code.

To make it easier to understand the actual code, remove all the unused
cruft. This effectively reverts a5cadbbb ("pinctrl: imx: add
generic pin config core support").

It was only in use by a single SOC (imx7ulp) for a few releases, and
the commit message of dbffda08 ("pinctrl: fsl: imx7ulp: change to
use imx legacy binding") suggests that it won't be used in the
future. Certainly no new user has appeared in 20+ releases, and should
the need arise, this can be dug out of git history again.
Signed-off-by: default avatarRasmus Villemoes <linux@rasmusvillemoes.dk>
Reviewed-by: default avatarFabio Estevam  <festevam@gmail.com>
Link: https://lore.kernel.org/r/20230302072132.1051590-1-linux@rasmusvillemoes.dkSigned-off-by: default avatarLinus Walleij <linus.walleij@linaro.org>
parent 5a8f9cf2
...@@ -4,7 +4,7 @@ config PINCTRL_IMX ...@@ -4,7 +4,7 @@ config PINCTRL_IMX
depends on OF depends on OF
select GENERIC_PINCTRL_GROUPS select GENERIC_PINCTRL_GROUPS
select GENERIC_PINMUX_FUNCTIONS select GENERIC_PINMUX_FUNCTIONS
select GENERIC_PINCONF select PINCONF
select REGMAP select REGMAP
config PINCTRL_IMX_SCU config PINCTRL_IMX_SCU
......
...@@ -292,62 +292,6 @@ struct pinmux_ops imx_pmx_ops = { ...@@ -292,62 +292,6 @@ struct pinmux_ops imx_pmx_ops = {
.set_mux = imx_pmx_set, .set_mux = imx_pmx_set,
}; };
/* decode generic config into raw register values */
static u32 imx_pinconf_decode_generic_config(struct imx_pinctrl *ipctl,
unsigned long *configs,
unsigned int num_configs)
{
const struct imx_pinctrl_soc_info *info = ipctl->info;
const struct imx_cfg_params_decode *decode;
enum pin_config_param param;
u32 raw_config = 0;
u32 param_val;
int i, j;
WARN_ON(num_configs > info->num_decodes);
for (i = 0; i < num_configs; i++) {
param = pinconf_to_config_param(configs[i]);
param_val = pinconf_to_config_argument(configs[i]);
decode = info->decodes;
for (j = 0; j < info->num_decodes; j++) {
if (param == decode->param) {
if (decode->invert)
param_val = !param_val;
raw_config |= (param_val << decode->shift)
& decode->mask;
break;
}
decode++;
}
}
if (info->fixup)
info->fixup(configs, num_configs, &raw_config);
return raw_config;
}
static u32 imx_pinconf_parse_generic_config(struct device_node *np,
struct imx_pinctrl *ipctl)
{
const struct imx_pinctrl_soc_info *info = ipctl->info;
struct pinctrl_dev *pctl = ipctl->pctl;
unsigned int num_configs;
unsigned long *configs;
int ret;
if (!info->generic_pinconf)
return 0;
ret = pinconf_generic_parse_dt_config(np, pctl, &configs,
&num_configs);
if (ret)
return 0;
return imx_pinconf_decode_generic_config(ipctl, configs, num_configs);
}
static int imx_pinconf_get_mmio(struct pinctrl_dev *pctldev, unsigned pin_id, static int imx_pinconf_get_mmio(struct pinctrl_dev *pctldev, unsigned pin_id,
unsigned long *config) unsigned long *config)
{ {
...@@ -500,7 +444,6 @@ static const struct pinconf_ops imx_pinconf_ops = { ...@@ -500,7 +444,6 @@ static const struct pinconf_ops imx_pinconf_ops = {
/* /*
* Each pin represented in fsl,pins consists of a number of u32 PIN_FUNC_ID * Each pin represented in fsl,pins consists of a number of u32 PIN_FUNC_ID
* and 1 u32 CONFIG, the total size is PIN_FUNC_ID + CONFIG for each pin. * and 1 u32 CONFIG, the total size is PIN_FUNC_ID + CONFIG for each pin.
* For generic_pinconf case, there's no extra u32 CONFIG.
* *
* PIN_FUNC_ID format: * PIN_FUNC_ID format:
* Default: * Default:
...@@ -548,18 +491,12 @@ static void imx_pinctrl_parse_pin_mmio(struct imx_pinctrl *ipctl, ...@@ -548,18 +491,12 @@ static void imx_pinctrl_parse_pin_mmio(struct imx_pinctrl *ipctl,
pin_mmio->mux_mode = be32_to_cpu(*list++); pin_mmio->mux_mode = be32_to_cpu(*list++);
pin_mmio->input_val = be32_to_cpu(*list++); pin_mmio->input_val = be32_to_cpu(*list++);
if (info->generic_pinconf) { config = be32_to_cpu(*list++);
/* generic pin config decoded */
pin_mmio->config = imx_pinconf_parse_generic_config(np, ipctl);
} else {
/* legacy pin config read from devicetree */
config = be32_to_cpu(*list++);
/* SION bit is in mux register */ /* SION bit is in mux register */
if (config & IMX_PAD_SION) if (config & IMX_PAD_SION)
pin_mmio->mux_mode |= IOMUXC_CONFIG_SION; pin_mmio->mux_mode |= IOMUXC_CONFIG_SION;
pin_mmio->config = config & ~IMX_PAD_SION; pin_mmio->config = config & ~IMX_PAD_SION;
}
*list_p = list; *list_p = list;
...@@ -587,9 +524,6 @@ static int imx_pinctrl_parse_groups(struct device_node *np, ...@@ -587,9 +524,6 @@ static int imx_pinctrl_parse_groups(struct device_node *np,
else else
pin_size = FSL_PIN_SIZE; pin_size = FSL_PIN_SIZE;
if (info->generic_pinconf)
pin_size -= 4;
/* Initialise group */ /* Initialise group */
grp->name = np->name; grp->name = np->name;
...@@ -855,10 +789,6 @@ int imx_pinctrl_probe(struct platform_device *pdev, ...@@ -855,10 +789,6 @@ int imx_pinctrl_probe(struct platform_device *pdev,
imx_pinctrl_desc->confops = &imx_pinconf_ops; imx_pinctrl_desc->confops = &imx_pinconf_ops;
imx_pinctrl_desc->owner = THIS_MODULE; imx_pinctrl_desc->owner = THIS_MODULE;
/* for generic pinconf */
imx_pinctrl_desc->custom_params = info->custom_params;
imx_pinctrl_desc->num_custom_params = info->num_custom_params;
/* platform specific callback */ /* platform specific callback */
imx_pmx_ops.gpio_set_direction = info->gpio_set_direction; imx_pmx_ops.gpio_set_direction = info->gpio_set_direction;
......
...@@ -11,7 +11,6 @@ ...@@ -11,7 +11,6 @@
#ifndef __DRIVERS_PINCTRL_IMX_H #ifndef __DRIVERS_PINCTRL_IMX_H
#define __DRIVERS_PINCTRL_IMX_H #define __DRIVERS_PINCTRL_IMX_H
#include <linux/pinctrl/pinconf-generic.h>
#include <linux/pinctrl/pinmux.h> #include <linux/pinctrl/pinmux.h>
struct platform_device; struct platform_device;
...@@ -67,14 +66,6 @@ struct imx_pin_reg { ...@@ -67,14 +66,6 @@ struct imx_pin_reg {
s16 conf_reg; s16 conf_reg;
}; };
/* decode a generic config into raw register value */
struct imx_cfg_params_decode {
enum pin_config_param param;
u32 mask;
u8 shift;
bool invert;
};
/** /**
* @dev: a pointer back to containing device * @dev: a pointer back to containing device
* @base: the offset to the controller in virtual memory * @base: the offset to the controller in virtual memory
...@@ -100,15 +91,6 @@ struct imx_pinctrl_soc_info { ...@@ -100,15 +91,6 @@ struct imx_pinctrl_soc_info {
unsigned int mux_mask; unsigned int mux_mask;
u8 mux_shift; u8 mux_shift;
/* generic pinconf */
bool generic_pinconf;
const struct pinconf_generic_params *custom_params;
unsigned int num_custom_params;
const struct imx_cfg_params_decode *decodes;
unsigned int num_decodes;
void (*fixup)(unsigned long *configs, unsigned int num_configs,
u32 *raw_config);
int (*gpio_set_direction)(struct pinctrl_dev *pctldev, int (*gpio_set_direction)(struct pinctrl_dev *pctldev,
struct pinctrl_gpio_range *range, struct pinctrl_gpio_range *range,
unsigned offset, unsigned offset,
...@@ -122,12 +104,6 @@ struct imx_pinctrl_soc_info { ...@@ -122,12 +104,6 @@ struct imx_pinctrl_soc_info {
const __be32 **list_p); const __be32 **list_p);
}; };
#define IMX_CFG_PARAMS_DECODE(p, m, o) \
{ .param = p, .mask = m, .shift = o, .invert = false, }
#define IMX_CFG_PARAMS_DECODE_INVERT(p, m, o) \
{ .param = p, .mask = m, .shift = o, .invert = true, }
#define SHARE_MUX_CONF_REG BIT(0) #define SHARE_MUX_CONF_REG BIT(0)
#define ZERO_OFFSET_VALID BIT(1) #define ZERO_OFFSET_VALID BIT(1)
#define IMX_USE_SCU BIT(2) #define IMX_USE_SCU BIT(2)
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment