Commit 7c86828d authored by José Roberto de Souza's avatar José Roberto de Souza Committed by Rodrigo Vivi

drm/i915/runtime_pm: Share code to enable/disable PCH reset handshake

Instead of have the same code spread into 4 platforms lets share it.
BXT do not have a PCH so here also handling this case by unseting
RESET_PCH_HANDSHAKE_ENABLE.

v2(Rodrigo):
- renamed to intel_pch_reset_handshake()
- added comment about why BXT need the bit to be unset

v3(Rodrigo and Ville):
- added bool have_pch to intel_pch_reset_handshake()
- added back BXT comment

Cc: Ville Syrjälä <ville.syrjala@linux.intel.com>
Cc: Rodrigo Vivi <rodrigo.vivi@intel.com>
Signed-off-by: default avatarJosé Roberto de Souza <jose.souza@intel.com>
Reviewed-by: default avatarRodrigo Vivi <rodrigo.vivi@intel.com>
Signed-off-by: default avatarRodrigo Vivi <rodrigo.vivi@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180918204714.27306-1-jose.souza@intel.com
parent 35c37ade
...@@ -3240,18 +3240,29 @@ static void icl_mbus_init(struct drm_i915_private *dev_priv) ...@@ -3240,18 +3240,29 @@ static void icl_mbus_init(struct drm_i915_private *dev_priv)
I915_WRITE(MBUS_ABOX_CTL, val); I915_WRITE(MBUS_ABOX_CTL, val);
} }
static void intel_pch_reset_handshake(struct drm_i915_private *dev_priv,
bool enable)
{
u32 val = I915_READ(HSW_NDE_RSTWRN_OPT);
if (enable)
val |= RESET_PCH_HANDSHAKE_ENABLE;
else
val &= ~RESET_PCH_HANDSHAKE_ENABLE;
I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
}
static void skl_display_core_init(struct drm_i915_private *dev_priv, static void skl_display_core_init(struct drm_i915_private *dev_priv,
bool resume) bool resume)
{ {
struct i915_power_domains *power_domains = &dev_priv->power_domains; struct i915_power_domains *power_domains = &dev_priv->power_domains;
struct i915_power_well *well; struct i915_power_well *well;
uint32_t val;
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
/* enable PCH reset handshake */ /* enable PCH reset handshake */
val = I915_READ(HSW_NDE_RSTWRN_OPT); intel_pch_reset_handshake(dev_priv, true);
I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
/* enable PG1 and Misc I/O */ /* enable PG1 and Misc I/O */
mutex_lock(&power_domains->lock); mutex_lock(&power_domains->lock);
...@@ -3307,7 +3318,6 @@ void bxt_display_core_init(struct drm_i915_private *dev_priv, ...@@ -3307,7 +3318,6 @@ void bxt_display_core_init(struct drm_i915_private *dev_priv,
{ {
struct i915_power_domains *power_domains = &dev_priv->power_domains; struct i915_power_domains *power_domains = &dev_priv->power_domains;
struct i915_power_well *well; struct i915_power_well *well;
uint32_t val;
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
...@@ -3317,9 +3327,7 @@ void bxt_display_core_init(struct drm_i915_private *dev_priv, ...@@ -3317,9 +3327,7 @@ void bxt_display_core_init(struct drm_i915_private *dev_priv,
* Move the handshake programming to initialization sequence. * Move the handshake programming to initialization sequence.
* Previously was left up to BIOS. * Previously was left up to BIOS.
*/ */
val = I915_READ(HSW_NDE_RSTWRN_OPT); intel_pch_reset_handshake(dev_priv, false);
val &= ~RESET_PCH_HANDSHAKE_ENABLE;
I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
/* Enable PG1 */ /* Enable PG1 */
mutex_lock(&power_domains->lock); mutex_lock(&power_domains->lock);
...@@ -3440,9 +3448,7 @@ static void cnl_display_core_init(struct drm_i915_private *dev_priv, bool resume ...@@ -3440,9 +3448,7 @@ static void cnl_display_core_init(struct drm_i915_private *dev_priv, bool resume
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
/* 1. Enable PCH Reset Handshake */ /* 1. Enable PCH Reset Handshake */
val = I915_READ(HSW_NDE_RSTWRN_OPT); intel_pch_reset_handshake(dev_priv, true);
val |= RESET_PCH_HANDSHAKE_ENABLE;
I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
/* 2. Enable Comp */ /* 2. Enable Comp */
val = I915_READ(CHICKEN_MISC_2); val = I915_READ(CHICKEN_MISC_2);
...@@ -3525,9 +3531,7 @@ static void icl_display_core_init(struct drm_i915_private *dev_priv, ...@@ -3525,9 +3531,7 @@ static void icl_display_core_init(struct drm_i915_private *dev_priv,
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
/* 1. Enable PCH reset handshake. */ /* 1. Enable PCH reset handshake. */
val = I915_READ(HSW_NDE_RSTWRN_OPT); intel_pch_reset_handshake(dev_priv, true);
val |= RESET_PCH_HANDSHAKE_ENABLE;
I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
for (port = PORT_A; port <= PORT_B; port++) { for (port = PORT_A; port <= PORT_B; port++) {
/* 2. Enable DDI combo PHY comp. */ /* 2. Enable DDI combo PHY comp. */
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment