Commit 821596a5 authored by Thomas Gleixner's avatar Thomas Gleixner

Merge branch 'clockevents/4.12' of...

Merge branch 'clockevents/4.12' of https://git.linaro.org/people/daniel.lezcano/linux into timers/core

Pull clockevents updates from Daniel Lezcano

- Provide a framework to handle errata gracefuly for arm_arch_timer (Mark
   Zyngier)

 - Clarify the DT properties for the rockchip timer and add the clocksource as
   an alternative to the bogus architected timer (Alexander Kochetkov)

 - Rename the Gemini timer to Faraday timer fttmr010 and provide a specific
   initialization for Gemini (Linus Walleij)

 - Add missing newlines in the error message in the timers (Rafał Miłecki)

 - Read the clock once and implement the delay timer on Orion (Russell King)
parents 2886a734 6f9c8900
...@@ -54,6 +54,7 @@ stable kernels. ...@@ -54,6 +54,7 @@ stable kernels.
| ARM | Cortex-A57 | #852523 | N/A | | ARM | Cortex-A57 | #852523 | N/A |
| ARM | Cortex-A57 | #834220 | ARM64_ERRATUM_834220 | | ARM | Cortex-A57 | #834220 | ARM64_ERRATUM_834220 |
| ARM | Cortex-A72 | #853709 | N/A | | ARM | Cortex-A72 | #853709 | N/A |
| ARM | Cortex-A73 | #858921 | ARM64_ERRATUM_858921 |
| ARM | MMU-500 | #841119,#826419 | N/A | | ARM | MMU-500 | #841119,#826419 | N/A |
| | | | | | | | | |
| Cavium | ThunderX ITS | #22375, #24313 | CAVIUM_ERRATUM_22375 | | Cavium | ThunderX ITS | #22375, #24313 | CAVIUM_ERRATUM_22375 |
......
Cortina Systems Gemini timer
This timer is embedded in the Cortina Systems Gemini SoCs.
Required properties:
- compatible : Must be "cortina,gemini-timer"
- reg : Should contain registers location and length
- interrupts : Should contain the three timer interrupts with
flags for rising edge
- syscon : a phandle to the global Gemini system controller
Example:
timer@43000000 {
compatible = "cortina,gemini-timer";
reg = <0x43000000 0x1000>;
interrupts = <14 IRQ_TYPE_EDGE_RISING>, /* Timer 1 */
<15 IRQ_TYPE_EDGE_RISING>, /* Timer 2 */
<16 IRQ_TYPE_EDGE_RISING>; /* Timer 3 */
syscon = <&syscon>;
};
Faraday Technology timer
This timer is a generic IP block from Faraday Technology, embedded in the
Cortina Systems Gemini SoCs and other designs.
Required properties:
- compatible : Must be one of
"faraday,fttmr010"
"cortina,gemini-timer"
- reg : Should contain registers location and length
- interrupts : Should contain the three timer interrupts usually with
flags for falling edge
Optionally required properties:
- clocks : a clock to provide the tick rate for "faraday,fttmr010"
- clock-names : should be "EXTCLK" and "PCLK" for the external tick timer
and peripheral clock respectively, for "faraday,fttmr010"
- syscon : a phandle to the global Gemini system controller if the compatible
type is "cortina,gemini-timer"
Example:
timer@43000000 {
compatible = "faraday,fttmr010";
reg = <0x43000000 0x1000>;
interrupts = <14 IRQ_TYPE_EDGE_FALLING>, /* Timer 1 */
<15 IRQ_TYPE_EDGE_FALLING>, /* Timer 2 */
<16 IRQ_TYPE_EDGE_FALLING>; /* Timer 3 */
clocks = <&extclk>, <&pclk>;
clock-names = "EXTCLK", "PCLK";
};
Rockchip rk timer Rockchip rk timer
Required properties: Required properties:
- compatible: shall be one of: - compatible: should be:
"rockchip,rk3288-timer" - for rk3066, rk3036, rk3188, rk322x, rk3288, rk3368 "rockchip,rk3036-timer", "rockchip,rk3288-timer": for Rockchip RK3036
"rockchip,rk3399-timer" - for rk3399 "rockchip,rk3066-timer", "rockchip,rk3288-timer": for Rockchip RK3066
"rockchip,rk3188-timer", "rockchip,rk3288-timer": for Rockchip RK3188
"rockchip,rk3228-timer", "rockchip,rk3288-timer": for Rockchip RK3228
"rockchip,rk3229-timer", "rockchip,rk3288-timer": for Rockchip RK3229
"rockchip,rk3288-timer": for Rockchip RK3288
"rockchip,rk3368-timer", "rockchip,rk3288-timer": for Rockchip RK3368
"rockchip,rk3399-timer": for Rockchip RK3399
- reg: base address of the timer register starting with TIMERS CONTROL register - reg: base address of the timer register starting with TIMERS CONTROL register
- interrupts: should contain the interrupts for Timer0 - interrupts: should contain the interrupts for Timer0
- clocks : must contain an entry for each entry in clock-names - clocks : must contain an entry for each entry in clock-names
......
...@@ -106,6 +106,22 @@ smp-sram@0 { ...@@ -106,6 +106,22 @@ smp-sram@0 {
}; };
}; };
timer3: timer@2000e000 {
compatible = "rockchip,rk3188-timer", "rockchip,rk3288-timer";
reg = <0x2000e000 0x20>;
interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru SCLK_TIMER3>, <&cru PCLK_TIMER3>;
clock-names = "timer", "pclk";
};
timer6: timer@200380a0 {
compatible = "rockchip,rk3188-timer", "rockchip,rk3288-timer";
reg = <0x200380a0 0x20>;
interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru SCLK_TIMER6>, <&cru PCLK_TIMER0>;
clock-names = "timer", "pclk";
};
i2s0: i2s@1011a000 { i2s0: i2s@1011a000 {
compatible = "rockchip,rk3188-i2s", "rockchip,rk3066-i2s"; compatible = "rockchip,rk3188-i2s", "rockchip,rk3066-i2s";
reg = <0x1011a000 0x2000>; reg = <0x1011a000 0x2000>;
...@@ -530,6 +546,7 @@ &emac { ...@@ -530,6 +546,7 @@ &emac {
&global_timer { &global_timer {
interrupts = <GIC_PPI 11 0xf04>; interrupts = <GIC_PPI 11 0xf04>;
status = "disabled";
}; };
&local_timer { &local_timer {
......
...@@ -325,7 +325,7 @@ pwm3: pwm@110b0030 { ...@@ -325,7 +325,7 @@ pwm3: pwm@110b0030 {
}; };
timer: timer@110c0000 { timer: timer@110c0000 {
compatible = "rockchip,rk3288-timer"; compatible = "rockchip,rk3228-timer", "rockchip,rk3288-timer";
reg = <0x110c0000 0x20>; reg = <0x110c0000 0x20>;
interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&xin24m>, <&cru PCLK_TIMER>; clocks = <&xin24m>, <&cru PCLK_TIMER>;
......
...@@ -25,6 +25,7 @@ ...@@ -25,6 +25,7 @@
#include <linux/bug.h> #include <linux/bug.h>
#include <linux/init.h> #include <linux/init.h>
#include <linux/jump_label.h> #include <linux/jump_label.h>
#include <linux/smp.h>
#include <linux/types.h> #include <linux/types.h>
#include <clocksource/arm_arch_timer.h> #include <clocksource/arm_arch_timer.h>
...@@ -37,24 +38,44 @@ extern struct static_key_false arch_timer_read_ool_enabled; ...@@ -37,24 +38,44 @@ extern struct static_key_false arch_timer_read_ool_enabled;
#define needs_unstable_timer_counter_workaround() false #define needs_unstable_timer_counter_workaround() false
#endif #endif
enum arch_timer_erratum_match_type {
ate_match_dt,
ate_match_local_cap_id,
ate_match_acpi_oem_info,
};
struct clock_event_device;
struct arch_timer_erratum_workaround { struct arch_timer_erratum_workaround {
const char *id; /* Indicate the Erratum ID */ enum arch_timer_erratum_match_type match_type;
const void *id;
const char *desc;
u32 (*read_cntp_tval_el0)(void); u32 (*read_cntp_tval_el0)(void);
u32 (*read_cntv_tval_el0)(void); u32 (*read_cntv_tval_el0)(void);
u64 (*read_cntvct_el0)(void); u64 (*read_cntvct_el0)(void);
int (*set_next_event_phys)(unsigned long, struct clock_event_device *);
int (*set_next_event_virt)(unsigned long, struct clock_event_device *);
}; };
extern const struct arch_timer_erratum_workaround *timer_unstable_counter_workaround; DECLARE_PER_CPU(const struct arch_timer_erratum_workaround *,
timer_unstable_counter_workaround);
#define arch_timer_reg_read_stable(reg) \
({ \ #define arch_timer_reg_read_stable(reg) \
u64 _val; \ ({ \
if (needs_unstable_timer_counter_workaround()) \ u64 _val; \
_val = timer_unstable_counter_workaround->read_##reg();\ if (needs_unstable_timer_counter_workaround()) { \
else \ const struct arch_timer_erratum_workaround *wa; \
_val = read_sysreg(reg); \ preempt_disable(); \
_val; \ wa = __this_cpu_read(timer_unstable_counter_workaround); \
if (wa && wa->read_##reg) \
_val = wa->read_##reg(); \
else \
_val = read_sysreg(reg); \
preempt_enable(); \
} else { \
_val = read_sysreg(reg); \
} \
_val; \
}) })
/* /*
......
...@@ -37,7 +37,8 @@ ...@@ -37,7 +37,8 @@
#define ARM64_HAS_NO_FPSIMD 16 #define ARM64_HAS_NO_FPSIMD 16
#define ARM64_WORKAROUND_REPEAT_TLBI 17 #define ARM64_WORKAROUND_REPEAT_TLBI 17
#define ARM64_WORKAROUND_QCOM_FALKOR_E1003 18 #define ARM64_WORKAROUND_QCOM_FALKOR_E1003 18
#define ARM64_WORKAROUND_858921 19
#define ARM64_NCAPS 19 #define ARM64_NCAPS 20
#endif /* __ASM_CPUCAPS_H */ #endif /* __ASM_CPUCAPS_H */
...@@ -80,6 +80,7 @@ ...@@ -80,6 +80,7 @@
#define ARM_CPU_PART_FOUNDATION 0xD00 #define ARM_CPU_PART_FOUNDATION 0xD00
#define ARM_CPU_PART_CORTEX_A57 0xD07 #define ARM_CPU_PART_CORTEX_A57 0xD07
#define ARM_CPU_PART_CORTEX_A53 0xD03 #define ARM_CPU_PART_CORTEX_A53 0xD03
#define ARM_CPU_PART_CORTEX_A73 0xD09
#define APM_CPU_PART_POTENZA 0x000 #define APM_CPU_PART_POTENZA 0x000
...@@ -92,6 +93,7 @@ ...@@ -92,6 +93,7 @@
#define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53) #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53)
#define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57) #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57)
#define MIDR_CORTEX_A73 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A73)
#define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX)
#define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX)
#define MIDR_QCOM_FALKOR_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR_V1) #define MIDR_QCOM_FALKOR_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR_V1)
......
...@@ -175,6 +175,8 @@ ...@@ -175,6 +175,8 @@
#define ESR_ELx_SYS64_ISS_SYS_CTR_READ (ESR_ELx_SYS64_ISS_SYS_CTR | \ #define ESR_ELx_SYS64_ISS_SYS_CTR_READ (ESR_ELx_SYS64_ISS_SYS_CTR | \
ESR_ELx_SYS64_ISS_DIR_READ) ESR_ELx_SYS64_ISS_DIR_READ)
#define ESR_ELx_SYS64_ISS_SYS_CNTVCT (ESR_ELx_SYS64_ISS_SYS_VAL(3, 3, 2, 14, 0) | \
ESR_ELx_SYS64_ISS_DIR_READ)
#ifndef __ASSEMBLY__ #ifndef __ASSEMBLY__
#include <asm/types.h> #include <asm/types.h>
......
...@@ -53,6 +53,13 @@ static int cpu_enable_trap_ctr_access(void *__unused) ...@@ -53,6 +53,13 @@ static int cpu_enable_trap_ctr_access(void *__unused)
.midr_range_min = min, \ .midr_range_min = min, \
.midr_range_max = max .midr_range_max = max
#define MIDR_ALL_VERSIONS(model) \
.def_scope = SCOPE_LOCAL_CPU, \
.matches = is_affected_midr_range, \
.midr_model = model, \
.midr_range_min = 0, \
.midr_range_max = (MIDR_VARIANT_MASK | MIDR_REVISION_MASK)
const struct arm64_cpu_capabilities arm64_errata[] = { const struct arm64_cpu_capabilities arm64_errata[] = {
#if defined(CONFIG_ARM64_ERRATUM_826319) || \ #if defined(CONFIG_ARM64_ERRATUM_826319) || \
defined(CONFIG_ARM64_ERRATUM_827319) || \ defined(CONFIG_ARM64_ERRATUM_827319) || \
...@@ -150,6 +157,14 @@ const struct arm64_cpu_capabilities arm64_errata[] = { ...@@ -150,6 +157,14 @@ const struct arm64_cpu_capabilities arm64_errata[] = {
MIDR_CPU_VAR_REV(0, 0), MIDR_CPU_VAR_REV(0, 0),
MIDR_CPU_VAR_REV(0, 0)), MIDR_CPU_VAR_REV(0, 0)),
}, },
#endif
#ifdef CONFIG_ARM64_ERRATUM_858921
{
/* Cortex-A73 all versions */
.desc = "ARM erratum 858921",
.capability = ARM64_WORKAROUND_858921,
MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
},
#endif #endif
{ {
} }
......
...@@ -1090,20 +1090,29 @@ static void __init setup_feature_capabilities(void) ...@@ -1090,20 +1090,29 @@ static void __init setup_feature_capabilities(void)
* Check if the current CPU has a given feature capability. * Check if the current CPU has a given feature capability.
* Should be called from non-preemptible context. * Should be called from non-preemptible context.
*/ */
bool this_cpu_has_cap(unsigned int cap) static bool __this_cpu_has_cap(const struct arm64_cpu_capabilities *cap_array,
unsigned int cap)
{ {
const struct arm64_cpu_capabilities *caps; const struct arm64_cpu_capabilities *caps;
if (WARN_ON(preemptible())) if (WARN_ON(preemptible()))
return false; return false;
for (caps = arm64_features; caps->desc; caps++) for (caps = cap_array; caps->desc; caps++)
if (caps->capability == cap && caps->matches) if (caps->capability == cap && caps->matches)
return caps->matches(caps, SCOPE_LOCAL_CPU); return caps->matches(caps, SCOPE_LOCAL_CPU);
return false; return false;
} }
extern const struct arm64_cpu_capabilities arm64_errata[];
bool this_cpu_has_cap(unsigned int cap)
{
return (__this_cpu_has_cap(arm64_features, cap) ||
__this_cpu_has_cap(arm64_errata, cap));
}
void __init setup_cpu_features(void) void __init setup_cpu_features(void)
{ {
u32 cwg; u32 cwg;
......
...@@ -505,6 +505,14 @@ static void ctr_read_handler(unsigned int esr, struct pt_regs *regs) ...@@ -505,6 +505,14 @@ static void ctr_read_handler(unsigned int esr, struct pt_regs *regs)
regs->pc += 4; regs->pc += 4;
} }
static void cntvct_read_handler(unsigned int esr, struct pt_regs *regs)
{
int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
pt_regs_write_reg(regs, rt, arch_counter_get_cntvct());
regs->pc += 4;
}
struct sys64_hook { struct sys64_hook {
unsigned int esr_mask; unsigned int esr_mask;
unsigned int esr_val; unsigned int esr_val;
...@@ -523,6 +531,12 @@ static struct sys64_hook sys64_hooks[] = { ...@@ -523,6 +531,12 @@ static struct sys64_hook sys64_hooks[] = {
.esr_val = ESR_ELx_SYS64_ISS_SYS_CTR_READ, .esr_val = ESR_ELx_SYS64_ISS_SYS_CTR_READ,
.handler = ctr_read_handler, .handler = ctr_read_handler,
}, },
{
/* Trap read access to CNTVCT_EL0 */
.esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
.esr_val = ESR_ELx_SYS64_ISS_SYS_CNTVCT,
.handler = cntvct_read_handler,
},
{}, {},
}; };
......
...@@ -67,20 +67,22 @@ config DW_APB_TIMER_OF ...@@ -67,20 +67,22 @@ config DW_APB_TIMER_OF
select DW_APB_TIMER select DW_APB_TIMER
select CLKSRC_OF select CLKSRC_OF
config GEMINI_TIMER config FTTMR010_TIMER
bool "Cortina Gemini timer driver" if COMPILE_TEST bool "Faraday Technology timer driver" if COMPILE_TEST
depends on GENERIC_CLOCKEVENTS depends on GENERIC_CLOCKEVENTS
depends on HAS_IOMEM depends on HAS_IOMEM
select CLKSRC_MMIO select CLKSRC_MMIO
select CLKSRC_OF select CLKSRC_OF
select MFD_SYSCON select MFD_SYSCON
help help
Enables support for the Gemini timer Enables support for the Faraday Technology timer block
FTTMR010.
config ROCKCHIP_TIMER config ROCKCHIP_TIMER
bool "Rockchip timer driver" if COMPILE_TEST bool "Rockchip timer driver" if COMPILE_TEST
depends on ARM || ARM64 depends on ARM || ARM64
select CLKSRC_OF select CLKSRC_OF
select CLKSRC_MMIO
help help
Enables the support for the rockchip timer driver. Enables the support for the rockchip timer driver.
...@@ -366,6 +368,17 @@ config HISILICON_ERRATUM_161010101 ...@@ -366,6 +368,17 @@ config HISILICON_ERRATUM_161010101
161010101. The workaround will be active if the hisilicon,erratum-161010101 161010101. The workaround will be active if the hisilicon,erratum-161010101
property is found in the timer node. property is found in the timer node.
config ARM64_ERRATUM_858921
bool "Workaround for Cortex-A73 erratum 858921"
default y
select ARM_ARCH_TIMER_OOL_WORKAROUND
depends on ARM_ARCH_TIMER && ARM64
help
This option enables a workaround applicable to Cortex-A73
(all versions), whose counter may return incorrect values.
The workaround will be dynamically enabled when an affected
core is detected.
config ARM_GLOBAL_TIMER config ARM_GLOBAL_TIMER
bool "Support for the ARM global timer" if COMPILE_TEST bool "Support for the ARM global timer" if COMPILE_TEST
select CLKSRC_OF if OF select CLKSRC_OF if OF
......
...@@ -17,7 +17,7 @@ obj-$(CONFIG_CLKSRC_MMIO) += mmio.o ...@@ -17,7 +17,7 @@ obj-$(CONFIG_CLKSRC_MMIO) += mmio.o
obj-$(CONFIG_DIGICOLOR_TIMER) += timer-digicolor.o obj-$(CONFIG_DIGICOLOR_TIMER) += timer-digicolor.o
obj-$(CONFIG_DW_APB_TIMER) += dw_apb_timer.o obj-$(CONFIG_DW_APB_TIMER) += dw_apb_timer.o
obj-$(CONFIG_DW_APB_TIMER_OF) += dw_apb_timer_of.o obj-$(CONFIG_DW_APB_TIMER_OF) += dw_apb_timer_of.o
obj-$(CONFIG_GEMINI_TIMER) += timer-gemini.o obj-$(CONFIG_FTTMR010_TIMER) += timer-fttmr010.o
obj-$(CONFIG_ROCKCHIP_TIMER) += rockchip_timer.o obj-$(CONFIG_ROCKCHIP_TIMER) += rockchip_timer.o
obj-$(CONFIG_CLKSRC_NOMADIK_MTU) += nomadik-mtu.o obj-$(CONFIG_CLKSRC_NOMADIK_MTU) += nomadik-mtu.o
obj-$(CONFIG_CLKSRC_DBX500_PRCMU) += clksrc-dbx500-prcmu.o obj-$(CONFIG_CLKSRC_DBX500_PRCMU) += clksrc-dbx500-prcmu.o
......
...@@ -37,7 +37,7 @@ static int noinline arc_get_timer_clk(struct device_node *node) ...@@ -37,7 +37,7 @@ static int noinline arc_get_timer_clk(struct device_node *node)
clk = of_clk_get(node, 0); clk = of_clk_get(node, 0);
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_err("timer missing clk"); pr_err("timer missing clk\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
...@@ -89,7 +89,7 @@ static int __init arc_cs_setup_gfrc(struct device_node *node) ...@@ -89,7 +89,7 @@ static int __init arc_cs_setup_gfrc(struct device_node *node)
READ_BCR(ARC_REG_MCIP_BCR, mp); READ_BCR(ARC_REG_MCIP_BCR, mp);
if (!mp.gfrc) { if (!mp.gfrc) {
pr_warn("Global-64-bit-Ctr clocksource not detected"); pr_warn("Global-64-bit-Ctr clocksource not detected\n");
return -ENXIO; return -ENXIO;
} }
...@@ -140,13 +140,13 @@ static int __init arc_cs_setup_rtc(struct device_node *node) ...@@ -140,13 +140,13 @@ static int __init arc_cs_setup_rtc(struct device_node *node)
READ_BCR(ARC_REG_TIMERS_BCR, timer); READ_BCR(ARC_REG_TIMERS_BCR, timer);
if (!timer.rtc) { if (!timer.rtc) {
pr_warn("Local-64-bit-Ctr clocksource not detected"); pr_warn("Local-64-bit-Ctr clocksource not detected\n");
return -ENXIO; return -ENXIO;
} }
/* Local to CPU hence not usable in SMP */ /* Local to CPU hence not usable in SMP */
if (IS_ENABLED(CONFIG_SMP)) { if (IS_ENABLED(CONFIG_SMP)) {
pr_warn("Local-64-bit-Ctr not usable in SMP"); pr_warn("Local-64-bit-Ctr not usable in SMP\n");
return -EINVAL; return -EINVAL;
} }
...@@ -290,13 +290,13 @@ static int __init arc_clockevent_setup(struct device_node *node) ...@@ -290,13 +290,13 @@ static int __init arc_clockevent_setup(struct device_node *node)
arc_timer_irq = irq_of_parse_and_map(node, 0); arc_timer_irq = irq_of_parse_and_map(node, 0);
if (arc_timer_irq <= 0) { if (arc_timer_irq <= 0) {
pr_err("clockevent: missing irq"); pr_err("clockevent: missing irq\n");
return -EINVAL; return -EINVAL;
} }
ret = arc_get_timer_clk(node); ret = arc_get_timer_clk(node);
if (ret) { if (ret) {
pr_err("clockevent: missing clk"); pr_err("clockevent: missing clk\n");
return ret; return ret;
} }
...@@ -313,7 +313,7 @@ static int __init arc_clockevent_setup(struct device_node *node) ...@@ -313,7 +313,7 @@ static int __init arc_clockevent_setup(struct device_node *node)
arc_timer_starting_cpu, arc_timer_starting_cpu,
arc_timer_dying_cpu); arc_timer_dying_cpu);
if (ret) { if (ret) {
pr_err("Failed to setup hotplug state"); pr_err("Failed to setup hotplug state\n");
return ret; return ret;
} }
return 0; return 0;
......
This diff is collapsed.
...@@ -193,7 +193,7 @@ static int __init asm9260_timer_init(struct device_node *np) ...@@ -193,7 +193,7 @@ static int __init asm9260_timer_init(struct device_node *np)
priv.base = of_io_request_and_map(np, 0, np->name); priv.base = of_io_request_and_map(np, 0, np->name);
if (IS_ERR(priv.base)) { if (IS_ERR(priv.base)) {
pr_err("%s: unable to map resource", np->name); pr_err("%s: unable to map resource\n", np->name);
return PTR_ERR(priv.base); return PTR_ERR(priv.base);
} }
......
...@@ -89,13 +89,13 @@ static int __init bcm2835_timer_init(struct device_node *node) ...@@ -89,13 +89,13 @@ static int __init bcm2835_timer_init(struct device_node *node)
base = of_iomap(node, 0); base = of_iomap(node, 0);
if (!base) { if (!base) {
pr_err("Can't remap registers"); pr_err("Can't remap registers\n");
return -ENXIO; return -ENXIO;
} }
ret = of_property_read_u32(node, "clock-frequency", &freq); ret = of_property_read_u32(node, "clock-frequency", &freq);
if (ret) { if (ret) {
pr_err("Can't read clock-frequency"); pr_err("Can't read clock-frequency\n");
goto err_iounmap; goto err_iounmap;
} }
...@@ -107,7 +107,7 @@ static int __init bcm2835_timer_init(struct device_node *node) ...@@ -107,7 +107,7 @@ static int __init bcm2835_timer_init(struct device_node *node)
irq = irq_of_parse_and_map(node, DEFAULT_TIMER); irq = irq_of_parse_and_map(node, DEFAULT_TIMER);
if (irq <= 0) { if (irq <= 0) {
pr_err("Can't parse IRQ"); pr_err("Can't parse IRQ\n");
ret = -EINVAL; ret = -EINVAL;
goto err_iounmap; goto err_iounmap;
} }
......
...@@ -179,7 +179,7 @@ static int __init kona_timer_init(struct device_node *node) ...@@ -179,7 +179,7 @@ static int __init kona_timer_init(struct device_node *node)
} else if (!of_property_read_u32(node, "clock-frequency", &freq)) { } else if (!of_property_read_u32(node, "clock-frequency", &freq)) {
arch_timer_rate = freq; arch_timer_rate = freq;
} else { } else {
pr_err("Kona Timer v1 unable to determine clock-frequency"); pr_err("Kona Timer v1 unable to determine clock-frequency\n");
return -EINVAL; return -EINVAL;
} }
......
...@@ -40,7 +40,7 @@ void __init clocksource_probe(void) ...@@ -40,7 +40,7 @@ void __init clocksource_probe(void)
ret = init_func_ret(np); ret = init_func_ret(np);
if (ret) { if (ret) {
pr_err("Failed to initialize '%s': %d", pr_err("Failed to initialize '%s': %d\n",
of_node_full_name(np), ret); of_node_full_name(np), ret);
continue; continue;
} }
......
...@@ -101,7 +101,7 @@ static irqreturn_t dw_apb_clockevent_irq(int irq, void *data) ...@@ -101,7 +101,7 @@ static irqreturn_t dw_apb_clockevent_irq(int irq, void *data)
struct dw_apb_clock_event_device *dw_ced = ced_to_dw_apb_ced(evt); struct dw_apb_clock_event_device *dw_ced = ced_to_dw_apb_ced(evt);
if (!evt->event_handler) { if (!evt->event_handler) {
pr_info("Spurious APBT timer interrupt %d", irq); pr_info("Spurious APBT timer interrupt %d\n", irq);
return IRQ_NONE; return IRQ_NONE;
} }
......
...@@ -133,13 +133,13 @@ static int __init meson6_timer_init(struct device_node *node) ...@@ -133,13 +133,13 @@ static int __init meson6_timer_init(struct device_node *node)
timer_base = of_io_request_and_map(node, 0, "meson6-timer"); timer_base = of_io_request_and_map(node, 0, "meson6-timer");
if (IS_ERR(timer_base)) { if (IS_ERR(timer_base)) {
pr_err("Can't map registers"); pr_err("Can't map registers\n");
return -ENXIO; return -ENXIO;
} }
irq = irq_of_parse_and_map(node, 0); irq = irq_of_parse_and_map(node, 0);
if (irq <= 0) { if (irq <= 0) {
pr_err("Can't parse IRQ"); pr_err("Can't parse IRQ\n");
return -EINVAL; return -EINVAL;
} }
......
...@@ -174,7 +174,7 @@ static int __init gic_clocksource_of_init(struct device_node *node) ...@@ -174,7 +174,7 @@ static int __init gic_clocksource_of_init(struct device_node *node)
if (!gic_present || !node->parent || if (!gic_present || !node->parent ||
!of_device_is_compatible(node->parent, "mti,gic")) { !of_device_is_compatible(node->parent, "mti,gic")) {
pr_warn("No DT definition for the mips gic driver"); pr_warn("No DT definition for the mips gic driver\n");
return -ENXIO; return -ENXIO;
} }
......
...@@ -260,25 +260,25 @@ static int __init nmdk_timer_of_init(struct device_node *node) ...@@ -260,25 +260,25 @@ static int __init nmdk_timer_of_init(struct device_node *node)
base = of_iomap(node, 0); base = of_iomap(node, 0);
if (!base) { if (!base) {
pr_err("Can't remap registers"); pr_err("Can't remap registers\n");
return -ENXIO; return -ENXIO;
} }
pclk = of_clk_get_by_name(node, "apb_pclk"); pclk = of_clk_get_by_name(node, "apb_pclk");
if (IS_ERR(pclk)) { if (IS_ERR(pclk)) {
pr_err("could not get apb_pclk"); pr_err("could not get apb_pclk\n");
return PTR_ERR(pclk); return PTR_ERR(pclk);
} }
clk = of_clk_get_by_name(node, "timclk"); clk = of_clk_get_by_name(node, "timclk");
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_err("could not get timclk"); pr_err("could not get timclk\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
irq = irq_of_parse_and_map(node, 0); irq = irq_of_parse_and_map(node, 0);
if (irq <= 0) { if (irq <= 0) {
pr_err("Can't parse IRQ"); pr_err("Can't parse IRQ\n");
return -EINVAL; return -EINVAL;
} }
......
...@@ -166,14 +166,14 @@ static int __init pxa_timer_common_init(int irq, unsigned long clock_tick_rate) ...@@ -166,14 +166,14 @@ static int __init pxa_timer_common_init(int irq, unsigned long clock_tick_rate)
ret = setup_irq(irq, &pxa_ost0_irq); ret = setup_irq(irq, &pxa_ost0_irq);
if (ret) { if (ret) {
pr_err("Failed to setup irq"); pr_err("Failed to setup irq\n");
return ret; return ret;
} }
ret = clocksource_mmio_init(timer_base + OSCR, "oscr0", clock_tick_rate, 200, ret = clocksource_mmio_init(timer_base + OSCR, "oscr0", clock_tick_rate, 200,
32, clocksource_mmio_readl_up); 32, clocksource_mmio_readl_up);
if (ret) { if (ret) {
pr_err("Failed to init clocksource"); pr_err("Failed to init clocksource\n");
return ret; return ret;
} }
...@@ -203,7 +203,7 @@ static int __init pxa_timer_dt_init(struct device_node *np) ...@@ -203,7 +203,7 @@ static int __init pxa_timer_dt_init(struct device_node *np)
ret = clk_prepare_enable(clk); ret = clk_prepare_enable(clk);
if (ret) { if (ret) {
pr_crit("Failed to prepare clock"); pr_crit("Failed to prepare clock\n");
return ret; return ret;
} }
......
...@@ -11,6 +11,8 @@ ...@@ -11,6 +11,8 @@
#include <linux/clockchips.h> #include <linux/clockchips.h>
#include <linux/init.h> #include <linux/init.h>
#include <linux/interrupt.h> #include <linux/interrupt.h>
#include <linux/sched_clock.h>
#include <linux/slab.h>
#include <linux/of.h> #include <linux/of.h>
#include <linux/of_address.h> #include <linux/of_address.h>
#include <linux/of_irq.h> #include <linux/of_irq.h>
...@@ -19,6 +21,8 @@ ...@@ -19,6 +21,8 @@
#define TIMER_LOAD_COUNT0 0x00 #define TIMER_LOAD_COUNT0 0x00
#define TIMER_LOAD_COUNT1 0x04 #define TIMER_LOAD_COUNT1 0x04
#define TIMER_CURRENT_VALUE0 0x08
#define TIMER_CURRENT_VALUE1 0x0C
#define TIMER_CONTROL_REG3288 0x10 #define TIMER_CONTROL_REG3288 0x10
#define TIMER_CONTROL_REG3399 0x1c #define TIMER_CONTROL_REG3399 0x1c
#define TIMER_INT_STATUS 0x18 #define TIMER_INT_STATUS 0x18
...@@ -29,103 +33,118 @@ ...@@ -29,103 +33,118 @@
#define TIMER_MODE_USER_DEFINED_COUNT (1 << 1) #define TIMER_MODE_USER_DEFINED_COUNT (1 << 1)
#define TIMER_INT_UNMASK (1 << 2) #define TIMER_INT_UNMASK (1 << 2)
struct bc_timer { struct rk_timer {
struct clock_event_device ce;
void __iomem *base; void __iomem *base;
void __iomem *ctrl; void __iomem *ctrl;
struct clk *clk;
struct clk *pclk;
u32 freq; u32 freq;
int irq;
}; };
static struct bc_timer bc_timer; struct rk_clkevt {
struct clock_event_device ce;
static inline struct bc_timer *rk_timer(struct clock_event_device *ce) struct rk_timer timer;
{ };
return container_of(ce, struct bc_timer, ce);
}
static inline void __iomem *rk_base(struct clock_event_device *ce) static struct rk_clkevt *rk_clkevt;
{ static struct rk_timer *rk_clksrc;
return rk_timer(ce)->base;
}
static inline void __iomem *rk_ctrl(struct clock_event_device *ce) static inline struct rk_timer *rk_timer(struct clock_event_device *ce)
{ {
return rk_timer(ce)->ctrl; return &container_of(ce, struct rk_clkevt, ce)->timer;
} }
static inline void rk_timer_disable(struct clock_event_device *ce) static inline void rk_timer_disable(struct rk_timer *timer)
{ {
writel_relaxed(TIMER_DISABLE, rk_ctrl(ce)); writel_relaxed(TIMER_DISABLE, timer->ctrl);
} }
static inline void rk_timer_enable(struct clock_event_device *ce, u32 flags) static inline void rk_timer_enable(struct rk_timer *timer, u32 flags)
{ {
writel_relaxed(TIMER_ENABLE | TIMER_INT_UNMASK | flags, writel_relaxed(TIMER_ENABLE | flags, timer->ctrl);
rk_ctrl(ce));
} }
static void rk_timer_update_counter(unsigned long cycles, static void rk_timer_update_counter(unsigned long cycles,
struct clock_event_device *ce) struct rk_timer *timer)
{ {
writel_relaxed(cycles, rk_base(ce) + TIMER_LOAD_COUNT0); writel_relaxed(cycles, timer->base + TIMER_LOAD_COUNT0);
writel_relaxed(0, rk_base(ce) + TIMER_LOAD_COUNT1); writel_relaxed(0, timer->base + TIMER_LOAD_COUNT1);
} }
static void rk_timer_interrupt_clear(struct clock_event_device *ce) static void rk_timer_interrupt_clear(struct rk_timer *timer)
{ {
writel_relaxed(1, rk_base(ce) + TIMER_INT_STATUS); writel_relaxed(1, timer->base + TIMER_INT_STATUS);
} }
static inline int rk_timer_set_next_event(unsigned long cycles, static inline int rk_timer_set_next_event(unsigned long cycles,
struct clock_event_device *ce) struct clock_event_device *ce)
{ {
rk_timer_disable(ce); struct rk_timer *timer = rk_timer(ce);
rk_timer_update_counter(cycles, ce);
rk_timer_enable(ce, TIMER_MODE_USER_DEFINED_COUNT); rk_timer_disable(timer);
rk_timer_update_counter(cycles, timer);
rk_timer_enable(timer, TIMER_MODE_USER_DEFINED_COUNT |
TIMER_INT_UNMASK);
return 0; return 0;
} }
static int rk_timer_shutdown(struct clock_event_device *ce) static int rk_timer_shutdown(struct clock_event_device *ce)
{ {
rk_timer_disable(ce); struct rk_timer *timer = rk_timer(ce);
rk_timer_disable(timer);
return 0; return 0;
} }
static int rk_timer_set_periodic(struct clock_event_device *ce) static int rk_timer_set_periodic(struct clock_event_device *ce)
{ {
rk_timer_disable(ce); struct rk_timer *timer = rk_timer(ce);
rk_timer_update_counter(rk_timer(ce)->freq / HZ - 1, ce);
rk_timer_enable(ce, TIMER_MODE_FREE_RUNNING); rk_timer_disable(timer);
rk_timer_update_counter(timer->freq / HZ - 1, timer);
rk_timer_enable(timer, TIMER_MODE_FREE_RUNNING | TIMER_INT_UNMASK);
return 0; return 0;
} }
static irqreturn_t rk_timer_interrupt(int irq, void *dev_id) static irqreturn_t rk_timer_interrupt(int irq, void *dev_id)
{ {
struct clock_event_device *ce = dev_id; struct clock_event_device *ce = dev_id;
struct rk_timer *timer = rk_timer(ce);
rk_timer_interrupt_clear(ce); rk_timer_interrupt_clear(timer);
if (clockevent_state_oneshot(ce)) if (clockevent_state_oneshot(ce))
rk_timer_disable(ce); rk_timer_disable(timer);
ce->event_handler(ce); ce->event_handler(ce);
return IRQ_HANDLED; return IRQ_HANDLED;
} }
static int __init rk_timer_init(struct device_node *np, u32 ctrl_reg) static u64 notrace rk_timer_sched_read(void)
{
return ~readl_relaxed(rk_clksrc->base + TIMER_CURRENT_VALUE0);
}
static int __init
rk_timer_probe(struct rk_timer *timer, struct device_node *np)
{ {
struct clock_event_device *ce = &bc_timer.ce;
struct clk *timer_clk; struct clk *timer_clk;
struct clk *pclk; struct clk *pclk;
int ret = -EINVAL, irq; int ret = -EINVAL, irq;
u32 ctrl_reg = TIMER_CONTROL_REG3288;
bc_timer.base = of_iomap(np, 0); timer->base = of_iomap(np, 0);
if (!bc_timer.base) { if (!timer->base) {
pr_err("Failed to get base address for '%s'\n", TIMER_NAME); pr_err("Failed to get base address for '%s'\n", TIMER_NAME);
return -ENXIO; return -ENXIO;
} }
bc_timer.ctrl = bc_timer.base + ctrl_reg;
if (of_device_is_compatible(np, "rockchip,rk3399-timer"))
ctrl_reg = TIMER_CONTROL_REG3399;
timer->ctrl = timer->base + ctrl_reg;
pclk = of_clk_get_by_name(np, "pclk"); pclk = of_clk_get_by_name(np, "pclk");
if (IS_ERR(pclk)) { if (IS_ERR(pclk)) {
...@@ -139,6 +158,7 @@ static int __init rk_timer_init(struct device_node *np, u32 ctrl_reg) ...@@ -139,6 +158,7 @@ static int __init rk_timer_init(struct device_node *np, u32 ctrl_reg)
pr_err("Failed to enable pclk for '%s'\n", TIMER_NAME); pr_err("Failed to enable pclk for '%s'\n", TIMER_NAME);
goto out_unmap; goto out_unmap;
} }
timer->pclk = pclk;
timer_clk = of_clk_get_by_name(np, "timer"); timer_clk = of_clk_get_by_name(np, "timer");
if (IS_ERR(timer_clk)) { if (IS_ERR(timer_clk)) {
...@@ -152,8 +172,9 @@ static int __init rk_timer_init(struct device_node *np, u32 ctrl_reg) ...@@ -152,8 +172,9 @@ static int __init rk_timer_init(struct device_node *np, u32 ctrl_reg)
pr_err("Failed to enable timer clock\n"); pr_err("Failed to enable timer clock\n");
goto out_timer_clk; goto out_timer_clk;
} }
timer->clk = timer_clk;
bc_timer.freq = clk_get_rate(timer_clk); timer->freq = clk_get_rate(timer_clk);
irq = irq_of_parse_and_map(np, 0); irq = irq_of_parse_and_map(np, 0);
if (!irq) { if (!irq) {
...@@ -161,51 +182,126 @@ static int __init rk_timer_init(struct device_node *np, u32 ctrl_reg) ...@@ -161,51 +182,126 @@ static int __init rk_timer_init(struct device_node *np, u32 ctrl_reg)
pr_err("Failed to map interrupts for '%s'\n", TIMER_NAME); pr_err("Failed to map interrupts for '%s'\n", TIMER_NAME);
goto out_irq; goto out_irq;
} }
timer->irq = irq;
rk_timer_interrupt_clear(timer);
rk_timer_disable(timer);
return 0;
out_irq:
clk_disable_unprepare(timer_clk);
out_timer_clk:
clk_disable_unprepare(pclk);
out_unmap:
iounmap(timer->base);
return ret;
}
static void __init rk_timer_cleanup(struct rk_timer *timer)
{
clk_disable_unprepare(timer->clk);
clk_disable_unprepare(timer->pclk);
iounmap(timer->base);
}
static int __init rk_clkevt_init(struct device_node *np)
{
struct clock_event_device *ce;
int ret = -EINVAL;
rk_clkevt = kzalloc(sizeof(struct rk_clkevt), GFP_KERNEL);
if (!rk_clkevt) {
ret = -ENOMEM;
goto out;
}
ret = rk_timer_probe(&rk_clkevt->timer, np);
if (ret)
goto out_probe;
ce = &rk_clkevt->ce;
ce->name = TIMER_NAME; ce->name = TIMER_NAME;
ce->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT | ce->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT |
CLOCK_EVT_FEAT_DYNIRQ; CLOCK_EVT_FEAT_DYNIRQ;
ce->set_next_event = rk_timer_set_next_event; ce->set_next_event = rk_timer_set_next_event;
ce->set_state_shutdown = rk_timer_shutdown; ce->set_state_shutdown = rk_timer_shutdown;
ce->set_state_periodic = rk_timer_set_periodic; ce->set_state_periodic = rk_timer_set_periodic;
ce->irq = irq; ce->irq = rk_clkevt->timer.irq;
ce->cpumask = cpu_possible_mask; ce->cpumask = cpu_possible_mask;
ce->rating = 250; ce->rating = 250;
rk_timer_interrupt_clear(ce); ret = request_irq(rk_clkevt->timer.irq, rk_timer_interrupt, IRQF_TIMER,
rk_timer_disable(ce); TIMER_NAME, ce);
ret = request_irq(irq, rk_timer_interrupt, IRQF_TIMER, TIMER_NAME, ce);
if (ret) { if (ret) {
pr_err("Failed to initialize '%s': %d\n", TIMER_NAME, ret); pr_err("Failed to initialize '%s': %d\n",
TIMER_NAME, ret);
goto out_irq; goto out_irq;
} }
clockevents_config_and_register(ce, bc_timer.freq, 1, UINT_MAX); clockevents_config_and_register(&rk_clkevt->ce,
rk_clkevt->timer.freq, 1, UINT_MAX);
return 0; return 0;
out_irq: out_irq:
clk_disable_unprepare(timer_clk); rk_timer_cleanup(&rk_clkevt->timer);
out_timer_clk: out_probe:
clk_disable_unprepare(pclk); kfree(rk_clkevt);
out_unmap: out:
iounmap(bc_timer.base); /* Leave rk_clkevt not NULL to prevent future init */
rk_clkevt = ERR_PTR(ret);
return ret; return ret;
} }
static int __init rk3288_timer_init(struct device_node *np) static int __init rk_clksrc_init(struct device_node *np)
{ {
return rk_timer_init(np, TIMER_CONTROL_REG3288); int ret = -EINVAL;
rk_clksrc = kzalloc(sizeof(struct rk_timer), GFP_KERNEL);
if (!rk_clksrc) {
ret = -ENOMEM;
goto out;
}
ret = rk_timer_probe(rk_clksrc, np);
if (ret)
goto out_probe;
rk_timer_update_counter(UINT_MAX, rk_clksrc);
rk_timer_enable(rk_clksrc, 0);
ret = clocksource_mmio_init(rk_clksrc->base + TIMER_CURRENT_VALUE0,
TIMER_NAME, rk_clksrc->freq, 250, 32,
clocksource_mmio_readl_down);
if (ret) {
pr_err("Failed to register clocksource");
goto out_clocksource;
}
sched_clock_register(rk_timer_sched_read, 32, rk_clksrc->freq);
return 0;
out_clocksource:
rk_timer_cleanup(rk_clksrc);
out_probe:
kfree(rk_clksrc);
out:
/* Leave rk_clksrc not NULL to prevent future init */
rk_clksrc = ERR_PTR(ret);
return ret;
} }
static int __init rk3399_timer_init(struct device_node *np) static int __init rk_timer_init(struct device_node *np)
{ {
return rk_timer_init(np, TIMER_CONTROL_REG3399); if (!rk_clkevt)
return rk_clkevt_init(np);
if (!rk_clksrc)
return rk_clksrc_init(np);
pr_err("Too many timer definitions for '%s'\n", TIMER_NAME);
return -EINVAL;
} }
CLOCKSOURCE_OF_DECLARE(rk3288_timer, "rockchip,rk3288-timer", CLOCKSOURCE_OF_DECLARE(rk3288_timer, "rockchip,rk3288-timer", rk_timer_init);
rk3288_timer_init); CLOCKSOURCE_OF_DECLARE(rk3399_timer, "rockchip,rk3399-timer", rk_timer_init);
CLOCKSOURCE_OF_DECLARE(rk3399_timer, "rockchip,rk3399-timer",
rk3399_timer_init);
...@@ -385,7 +385,7 @@ static int __init _samsung_pwm_clocksource_init(void) ...@@ -385,7 +385,7 @@ static int __init _samsung_pwm_clocksource_init(void)
mask = ~pwm.variant.output_mask & ((1 << SAMSUNG_PWM_NUM) - 1); mask = ~pwm.variant.output_mask & ((1 << SAMSUNG_PWM_NUM) - 1);
channel = fls(mask) - 1; channel = fls(mask) - 1;
if (channel < 0) { if (channel < 0) {
pr_crit("failed to find PWM channel for clocksource"); pr_crit("failed to find PWM channel for clocksource\n");
return -EINVAL; return -EINVAL;
} }
pwm.source_id = channel; pwm.source_id = channel;
...@@ -393,7 +393,7 @@ static int __init _samsung_pwm_clocksource_init(void) ...@@ -393,7 +393,7 @@ static int __init _samsung_pwm_clocksource_init(void)
mask &= ~(1 << channel); mask &= ~(1 << channel);
channel = fls(mask) - 1; channel = fls(mask) - 1;
if (channel < 0) { if (channel < 0) {
pr_crit("failed to find PWM channel for clock event"); pr_crit("failed to find PWM channel for clock event\n");
return -EINVAL; return -EINVAL;
} }
pwm.event_id = channel; pwm.event_id = channel;
...@@ -448,7 +448,7 @@ static int __init samsung_pwm_alloc(struct device_node *np, ...@@ -448,7 +448,7 @@ static int __init samsung_pwm_alloc(struct device_node *np,
pwm.timerclk = of_clk_get_by_name(np, "timers"); pwm.timerclk = of_clk_get_by_name(np, "timers");
if (IS_ERR(pwm.timerclk)) { if (IS_ERR(pwm.timerclk)) {
pr_crit("failed to get timers clock for timer"); pr_crit("failed to get timers clock for timer\n");
return PTR_ERR(pwm.timerclk); return PTR_ERR(pwm.timerclk);
} }
......
...@@ -159,25 +159,25 @@ static int __init sun4i_timer_init(struct device_node *node) ...@@ -159,25 +159,25 @@ static int __init sun4i_timer_init(struct device_node *node)
timer_base = of_iomap(node, 0); timer_base = of_iomap(node, 0);
if (!timer_base) { if (!timer_base) {
pr_crit("Can't map registers"); pr_crit("Can't map registers\n");
return -ENXIO; return -ENXIO;
} }
irq = irq_of_parse_and_map(node, 0); irq = irq_of_parse_and_map(node, 0);
if (irq <= 0) { if (irq <= 0) {
pr_crit("Can't parse IRQ"); pr_crit("Can't parse IRQ\n");
return -EINVAL; return -EINVAL;
} }
clk = of_clk_get(node, 0); clk = of_clk_get(node, 0);
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_crit("Can't get timer clock"); pr_crit("Can't get timer clock\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
ret = clk_prepare_enable(clk); ret = clk_prepare_enable(clk);
if (ret) { if (ret) {
pr_err("Failed to prepare clock"); pr_err("Failed to prepare clock\n");
return ret; return ret;
} }
...@@ -200,7 +200,7 @@ static int __init sun4i_timer_init(struct device_node *node) ...@@ -200,7 +200,7 @@ static int __init sun4i_timer_init(struct device_node *node)
ret = clocksource_mmio_init(timer_base + TIMER_CNTVAL_REG(1), node->name, ret = clocksource_mmio_init(timer_base + TIMER_CNTVAL_REG(1), node->name,
rate, 350, 32, clocksource_mmio_readl_down); rate, 350, 32, clocksource_mmio_readl_down);
if (ret) { if (ret) {
pr_err("Failed to register clocksource"); pr_err("Failed to register clocksource\n");
return ret; return ret;
} }
......
...@@ -245,7 +245,7 @@ static int __init tegra20_init_rtc(struct device_node *np) ...@@ -245,7 +245,7 @@ static int __init tegra20_init_rtc(struct device_node *np)
rtc_base = of_iomap(np, 0); rtc_base = of_iomap(np, 0);
if (!rtc_base) { if (!rtc_base) {
pr_err("Can't map RTC registers"); pr_err("Can't map RTC registers\n");
return -ENXIO; return -ENXIO;
} }
......
...@@ -247,13 +247,13 @@ static int __init armada_370_xp_timer_common_init(struct device_node *np) ...@@ -247,13 +247,13 @@ static int __init armada_370_xp_timer_common_init(struct device_node *np)
timer_base = of_iomap(np, 0); timer_base = of_iomap(np, 0);
if (!timer_base) { if (!timer_base) {
pr_err("Failed to iomap"); pr_err("Failed to iomap\n");
return -ENXIO; return -ENXIO;
} }
local_base = of_iomap(np, 1); local_base = of_iomap(np, 1);
if (!local_base) { if (!local_base) {
pr_err("Failed to iomap"); pr_err("Failed to iomap\n");
return -ENXIO; return -ENXIO;
} }
...@@ -298,7 +298,7 @@ static int __init armada_370_xp_timer_common_init(struct device_node *np) ...@@ -298,7 +298,7 @@ static int __init armada_370_xp_timer_common_init(struct device_node *np)
"armada_370_xp_clocksource", "armada_370_xp_clocksource",
timer_clk, 300, 32, clocksource_mmio_readl_down); timer_clk, 300, 32, clocksource_mmio_readl_down);
if (res) { if (res) {
pr_err("Failed to initialize clocksource mmio"); pr_err("Failed to initialize clocksource mmio\n");
return res; return res;
} }
...@@ -315,7 +315,7 @@ static int __init armada_370_xp_timer_common_init(struct device_node *np) ...@@ -315,7 +315,7 @@ static int __init armada_370_xp_timer_common_init(struct device_node *np)
armada_370_xp_evt); armada_370_xp_evt);
/* Immediately configure the timer on the boot CPU */ /* Immediately configure the timer on the boot CPU */
if (res) { if (res) {
pr_err("Failed to request percpu irq"); pr_err("Failed to request percpu irq\n");
return res; return res;
} }
...@@ -324,7 +324,7 @@ static int __init armada_370_xp_timer_common_init(struct device_node *np) ...@@ -324,7 +324,7 @@ static int __init armada_370_xp_timer_common_init(struct device_node *np)
armada_370_xp_timer_starting_cpu, armada_370_xp_timer_starting_cpu,
armada_370_xp_timer_dying_cpu); armada_370_xp_timer_dying_cpu);
if (res) { if (res) {
pr_err("Failed to setup hotplug state and timer"); pr_err("Failed to setup hotplug state and timer\n");
return res; return res;
} }
...@@ -339,7 +339,7 @@ static int __init armada_xp_timer_init(struct device_node *np) ...@@ -339,7 +339,7 @@ static int __init armada_xp_timer_init(struct device_node *np)
int ret; int ret;
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_err("Failed to get clock"); pr_err("Failed to get clock\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
...@@ -375,7 +375,7 @@ static int __init armada_375_timer_init(struct device_node *np) ...@@ -375,7 +375,7 @@ static int __init armada_375_timer_init(struct device_node *np)
/* Must have at least a clock */ /* Must have at least a clock */
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_err("Failed to get clock"); pr_err("Failed to get clock\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
...@@ -399,7 +399,7 @@ static int __init armada_370_timer_init(struct device_node *np) ...@@ -399,7 +399,7 @@ static int __init armada_370_timer_init(struct device_node *np)
clk = of_clk_get(np, 0); clk = of_clk_get(np, 0);
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_err("Failed to get clock"); pr_err("Failed to get clock\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
......
...@@ -235,7 +235,7 @@ static int __init efm32_clockevent_init(struct device_node *np) ...@@ -235,7 +235,7 @@ static int __init efm32_clockevent_init(struct device_node *np)
ret = setup_irq(irq, &efm32_clock_event_irq); ret = setup_irq(irq, &efm32_clock_event_irq);
if (ret) { if (ret) {
pr_err("Failed setup irq"); pr_err("Failed setup irq\n");
goto err_setup_irq; goto err_setup_irq;
} }
......
...@@ -15,6 +15,7 @@ ...@@ -15,6 +15,7 @@
#include <linux/bitops.h> #include <linux/bitops.h>
#include <linux/clk.h> #include <linux/clk.h>
#include <linux/clockchips.h> #include <linux/clockchips.h>
#include <linux/delay.h>
#include <linux/interrupt.h> #include <linux/interrupt.h>
#include <linux/of_address.h> #include <linux/of_address.h>
#include <linux/of_irq.h> #include <linux/of_irq.h>
...@@ -36,6 +37,21 @@ ...@@ -36,6 +37,21 @@
static void __iomem *timer_base; static void __iomem *timer_base;
static unsigned long notrace orion_read_timer(void)
{
return ~readl(timer_base + TIMER0_VAL);
}
static struct delay_timer orion_delay_timer = {
.read_current_timer = orion_read_timer,
};
static void orion_delay_timer_init(unsigned long rate)
{
orion_delay_timer.freq = rate;
register_current_timer_delay(&orion_delay_timer);
}
/* /*
* Free-running clocksource handling. * Free-running clocksource handling.
*/ */
...@@ -106,6 +122,7 @@ static struct irqaction orion_clkevt_irq = { ...@@ -106,6 +122,7 @@ static struct irqaction orion_clkevt_irq = {
static int __init orion_timer_init(struct device_node *np) static int __init orion_timer_init(struct device_node *np)
{ {
unsigned long rate;
struct clk *clk; struct clk *clk;
int irq, ret; int irq, ret;
...@@ -124,7 +141,7 @@ static int __init orion_timer_init(struct device_node *np) ...@@ -124,7 +141,7 @@ static int __init orion_timer_init(struct device_node *np)
ret = clk_prepare_enable(clk); ret = clk_prepare_enable(clk);
if (ret) { if (ret) {
pr_err("Failed to prepare clock"); pr_err("Failed to prepare clock\n");
return ret; return ret;
} }
...@@ -135,6 +152,8 @@ static int __init orion_timer_init(struct device_node *np) ...@@ -135,6 +152,8 @@ static int __init orion_timer_init(struct device_node *np)
return -EINVAL; return -EINVAL;
} }
rate = clk_get_rate(clk);
/* setup timer0 as free-running clocksource */ /* setup timer0 as free-running clocksource */
writel(~0, timer_base + TIMER0_VAL); writel(~0, timer_base + TIMER0_VAL);
writel(~0, timer_base + TIMER0_RELOAD); writel(~0, timer_base + TIMER0_RELOAD);
...@@ -142,15 +161,15 @@ static int __init orion_timer_init(struct device_node *np) ...@@ -142,15 +161,15 @@ static int __init orion_timer_init(struct device_node *np)
TIMER0_RELOAD_EN | TIMER0_EN, TIMER0_RELOAD_EN | TIMER0_EN,
TIMER0_RELOAD_EN | TIMER0_EN); TIMER0_RELOAD_EN | TIMER0_EN);
ret = clocksource_mmio_init(timer_base + TIMER0_VAL, "orion_clocksource", ret = clocksource_mmio_init(timer_base + TIMER0_VAL,
clk_get_rate(clk), 300, 32, "orion_clocksource", rate, 300, 32,
clocksource_mmio_readl_down); clocksource_mmio_readl_down);
if (ret) { if (ret) {
pr_err("Failed to initialize mmio timer"); pr_err("Failed to initialize mmio timer\n");
return ret; return ret;
} }
sched_clock_register(orion_read_sched_clock, 32, clk_get_rate(clk)); sched_clock_register(orion_read_sched_clock, 32, rate);
/* setup timer1 as clockevent timer */ /* setup timer1 as clockevent timer */
ret = setup_irq(irq, &orion_clkevt_irq); ret = setup_irq(irq, &orion_clkevt_irq);
...@@ -162,9 +181,12 @@ static int __init orion_timer_init(struct device_node *np) ...@@ -162,9 +181,12 @@ static int __init orion_timer_init(struct device_node *np)
ticks_per_jiffy = (clk_get_rate(clk) + HZ/2) / HZ; ticks_per_jiffy = (clk_get_rate(clk) + HZ/2) / HZ;
orion_clkevt.cpumask = cpumask_of(0); orion_clkevt.cpumask = cpumask_of(0);
orion_clkevt.irq = irq; orion_clkevt.irq = irq;
clockevents_config_and_register(&orion_clkevt, clk_get_rate(clk), clockevents_config_and_register(&orion_clkevt, rate,
ORION_ONESHOT_MIN, ORION_ONESHOT_MAX); ORION_ONESHOT_MIN, ORION_ONESHOT_MAX);
orion_delay_timer_init(rate);
return 0; return 0;
} }
CLOCKSOURCE_OF_DECLARE(orion_timer, "marvell,orion-timer", orion_timer_init); CLOCKSOURCE_OF_DECLARE(orion_timer, "marvell,orion-timer", orion_timer_init);
...@@ -226,7 +226,7 @@ static int __init at91sam926x_pit_dt_init(struct device_node *node) ...@@ -226,7 +226,7 @@ static int __init at91sam926x_pit_dt_init(struct device_node *node)
ret = clocksource_register_hz(&data->clksrc, pit_rate); ret = clocksource_register_hz(&data->clksrc, pit_rate);
if (ret) { if (ret) {
pr_err("Failed to register clocksource"); pr_err("Failed to register clocksource\n");
return ret; return ret;
} }
......
...@@ -161,19 +161,19 @@ static int __init digicolor_timer_init(struct device_node *node) ...@@ -161,19 +161,19 @@ static int __init digicolor_timer_init(struct device_node *node)
*/ */
dc_timer_dev.base = of_iomap(node, 0); dc_timer_dev.base = of_iomap(node, 0);
if (!dc_timer_dev.base) { if (!dc_timer_dev.base) {
pr_err("Can't map registers"); pr_err("Can't map registers\n");
return -ENXIO; return -ENXIO;
} }
irq = irq_of_parse_and_map(node, dc_timer_dev.timer_id); irq = irq_of_parse_and_map(node, dc_timer_dev.timer_id);
if (irq <= 0) { if (irq <= 0) {
pr_err("Can't parse IRQ"); pr_err("Can't parse IRQ\n");
return -EINVAL; return -EINVAL;
} }
clk = of_clk_get(node, 0); clk = of_clk_get(node, 0);
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_err("Can't get timer clock"); pr_err("Can't get timer clock\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
clk_prepare_enable(clk); clk_prepare_enable(clk);
......
/* /*
* Gemini timer driver * Faraday Technology FTTMR010 timer driver
* Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org> * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
* *
* Based on a rewrite of arch/arm/mach-gemini/timer.c: * Based on a rewrite of arch/arm/mach-gemini/timer.c:
...@@ -16,17 +16,7 @@ ...@@ -16,17 +16,7 @@
#include <linux/clockchips.h> #include <linux/clockchips.h>
#include <linux/clocksource.h> #include <linux/clocksource.h>
#include <linux/sched_clock.h> #include <linux/sched_clock.h>
#include <linux/clk.h>
/*
* Relevant registers in the global syscon
*/
#define GLOBAL_STATUS 0x04
#define CPU_AHB_RATIO_MASK (0x3 << 18)
#define CPU_AHB_1_1 (0x0 << 18)
#define CPU_AHB_3_2 (0x1 << 18)
#define CPU_AHB_24_13 (0x2 << 18)
#define CPU_AHB_2_1 (0x3 << 18)
#define REG_TO_AHB_SPEED(reg) ((((reg) >> 15) & 0x7) * 10 + 130)
/* /*
* Register definitions for the timers * Register definitions for the timers
...@@ -77,12 +67,12 @@ ...@@ -77,12 +67,12 @@
static unsigned int tick_rate; static unsigned int tick_rate;
static void __iomem *base; static void __iomem *base;
static u64 notrace gemini_read_sched_clock(void) static u64 notrace fttmr010_read_sched_clock(void)
{ {
return readl(base + TIMER3_COUNT); return readl(base + TIMER3_COUNT);
} }
static int gemini_timer_set_next_event(unsigned long cycles, static int fttmr010_timer_set_next_event(unsigned long cycles,
struct clock_event_device *evt) struct clock_event_device *evt)
{ {
u32 cr; u32 cr;
...@@ -96,7 +86,7 @@ static int gemini_timer_set_next_event(unsigned long cycles, ...@@ -96,7 +86,7 @@ static int gemini_timer_set_next_event(unsigned long cycles,
return 0; return 0;
} }
static int gemini_timer_shutdown(struct clock_event_device *evt) static int fttmr010_timer_shutdown(struct clock_event_device *evt)
{ {
u32 cr; u32 cr;
...@@ -127,7 +117,7 @@ static int gemini_timer_shutdown(struct clock_event_device *evt) ...@@ -127,7 +117,7 @@ static int gemini_timer_shutdown(struct clock_event_device *evt)
return 0; return 0;
} }
static int gemini_timer_set_periodic(struct clock_event_device *evt) static int fttmr010_timer_set_periodic(struct clock_event_device *evt)
{ {
u32 period = DIV_ROUND_CLOSEST(tick_rate, HZ); u32 period = DIV_ROUND_CLOSEST(tick_rate, HZ);
u32 cr; u32 cr;
...@@ -158,54 +148,40 @@ static int gemini_timer_set_periodic(struct clock_event_device *evt) ...@@ -158,54 +148,40 @@ static int gemini_timer_set_periodic(struct clock_event_device *evt)
} }
/* Use TIMER1 as clock event */ /* Use TIMER1 as clock event */
static struct clock_event_device gemini_clockevent = { static struct clock_event_device fttmr010_clockevent = {
.name = "TIMER1", .name = "TIMER1",
/* Reasonably fast and accurate clock event */ /* Reasonably fast and accurate clock event */
.rating = 300, .rating = 300,
.shift = 32, .shift = 32,
.features = CLOCK_EVT_FEAT_PERIODIC | .features = CLOCK_EVT_FEAT_PERIODIC |
CLOCK_EVT_FEAT_ONESHOT, CLOCK_EVT_FEAT_ONESHOT,
.set_next_event = gemini_timer_set_next_event, .set_next_event = fttmr010_timer_set_next_event,
.set_state_shutdown = gemini_timer_shutdown, .set_state_shutdown = fttmr010_timer_shutdown,
.set_state_periodic = gemini_timer_set_periodic, .set_state_periodic = fttmr010_timer_set_periodic,
.set_state_oneshot = gemini_timer_shutdown, .set_state_oneshot = fttmr010_timer_shutdown,
.tick_resume = gemini_timer_shutdown, .tick_resume = fttmr010_timer_shutdown,
}; };
/* /*
* IRQ handler for the timer * IRQ handler for the timer
*/ */
static irqreturn_t gemini_timer_interrupt(int irq, void *dev_id) static irqreturn_t fttmr010_timer_interrupt(int irq, void *dev_id)
{ {
struct clock_event_device *evt = &gemini_clockevent; struct clock_event_device *evt = &fttmr010_clockevent;
evt->event_handler(evt); evt->event_handler(evt);
return IRQ_HANDLED; return IRQ_HANDLED;
} }
static struct irqaction gemini_timer_irq = { static struct irqaction fttmr010_timer_irq = {
.name = "Gemini Timer Tick", .name = "Faraday FTTMR010 Timer Tick",
.flags = IRQF_TIMER, .flags = IRQF_TIMER,
.handler = gemini_timer_interrupt, .handler = fttmr010_timer_interrupt,
}; };
static int __init gemini_timer_of_init(struct device_node *np) static int __init fttmr010_timer_common_init(struct device_node *np)
{ {
static struct regmap *map;
int irq; int irq;
int ret;
u32 val;
map = syscon_regmap_lookup_by_phandle(np, "syscon");
if (IS_ERR(map)) {
pr_err("Can't get regmap for syscon handle");
return -ENODEV;
}
ret = regmap_read(map, GLOBAL_STATUS, &val);
if (ret) {
pr_err("Can't read syscon status register");
return -ENXIO;
}
base = of_iomap(np, 0); base = of_iomap(np, 0);
if (!base) { if (!base) {
...@@ -219,26 +195,6 @@ static int __init gemini_timer_of_init(struct device_node *np) ...@@ -219,26 +195,6 @@ static int __init gemini_timer_of_init(struct device_node *np)
return -EINVAL; return -EINVAL;
} }
tick_rate = REG_TO_AHB_SPEED(val) * 1000000;
printk(KERN_INFO "Bus: %dMHz", tick_rate / 1000000);
tick_rate /= 6; /* APB bus run AHB*(1/6) */
switch (val & CPU_AHB_RATIO_MASK) {
case CPU_AHB_1_1:
printk(KERN_CONT "(1/1)\n");
break;
case CPU_AHB_3_2:
printk(KERN_CONT "(3/2)\n");
break;
case CPU_AHB_24_13:
printk(KERN_CONT "(24/13)\n");
break;
case CPU_AHB_2_1:
printk(KERN_CONT "(2/1)\n");
break;
}
/* /*
* Reset the interrupt mask and status * Reset the interrupt mask and status
*/ */
...@@ -255,9 +211,9 @@ static int __init gemini_timer_of_init(struct device_node *np) ...@@ -255,9 +211,9 @@ static int __init gemini_timer_of_init(struct device_node *np)
writel(0, base + TIMER3_MATCH1); writel(0, base + TIMER3_MATCH1);
writel(0, base + TIMER3_MATCH2); writel(0, base + TIMER3_MATCH2);
clocksource_mmio_init(base + TIMER3_COUNT, clocksource_mmio_init(base + TIMER3_COUNT,
"gemini_clocksource", tick_rate, "fttmr010_clocksource", tick_rate,
300, 32, clocksource_mmio_readl_up); 300, 32, clocksource_mmio_readl_up);
sched_clock_register(gemini_read_sched_clock, 32, tick_rate); sched_clock_register(fttmr010_read_sched_clock, 32, tick_rate);
/* /*
* Setup clockevent timer (interrupt-driven.) * Setup clockevent timer (interrupt-driven.)
...@@ -266,12 +222,82 @@ static int __init gemini_timer_of_init(struct device_node *np) ...@@ -266,12 +222,82 @@ static int __init gemini_timer_of_init(struct device_node *np)
writel(0, base + TIMER1_LOAD); writel(0, base + TIMER1_LOAD);
writel(0, base + TIMER1_MATCH1); writel(0, base + TIMER1_MATCH1);
writel(0, base + TIMER1_MATCH2); writel(0, base + TIMER1_MATCH2);
setup_irq(irq, &gemini_timer_irq); setup_irq(irq, &fttmr010_timer_irq);
gemini_clockevent.cpumask = cpumask_of(0); fttmr010_clockevent.cpumask = cpumask_of(0);
clockevents_config_and_register(&gemini_clockevent, tick_rate, clockevents_config_and_register(&fttmr010_clockevent, tick_rate,
1, 0xffffffff); 1, 0xffffffff);
return 0; return 0;
} }
CLOCKSOURCE_OF_DECLARE(nomadik_mtu, "cortina,gemini-timer",
gemini_timer_of_init); static int __init fttmr010_timer_of_init(struct device_node *np)
{
/*
* These implementations require a clock reference.
* FIXME: we currently only support clocking using PCLK
* and using EXTCLK is not supported in the driver.
*/
struct clk *clk;
clk = of_clk_get_by_name(np, "PCLK");
if (IS_ERR(clk)) {
pr_err("could not get PCLK");
return PTR_ERR(clk);
}
tick_rate = clk_get_rate(clk);
return fttmr010_timer_common_init(np);
}
CLOCKSOURCE_OF_DECLARE(fttmr010, "faraday,fttmr010", fttmr010_timer_of_init);
/*
* Gemini-specific: relevant registers in the global syscon
*/
#define GLOBAL_STATUS 0x04
#define CPU_AHB_RATIO_MASK (0x3 << 18)
#define CPU_AHB_1_1 (0x0 << 18)
#define CPU_AHB_3_2 (0x1 << 18)
#define CPU_AHB_24_13 (0x2 << 18)
#define CPU_AHB_2_1 (0x3 << 18)
#define REG_TO_AHB_SPEED(reg) ((((reg) >> 15) & 0x7) * 10 + 130)
static int __init gemini_timer_of_init(struct device_node *np)
{
static struct regmap *map;
int ret;
u32 val;
map = syscon_regmap_lookup_by_phandle(np, "syscon");
if (IS_ERR(map)) {
pr_err("Can't get regmap for syscon handle\n");
return -ENODEV;
}
ret = regmap_read(map, GLOBAL_STATUS, &val);
if (ret) {
pr_err("Can't read syscon status register\n");
return -ENXIO;
}
tick_rate = REG_TO_AHB_SPEED(val) * 1000000;
pr_info("Bus: %dMHz ", tick_rate / 1000000);
tick_rate /= 6; /* APB bus run AHB*(1/6) */
switch (val & CPU_AHB_RATIO_MASK) {
case CPU_AHB_1_1:
pr_cont("(1/1)\n");
break;
case CPU_AHB_3_2:
pr_cont("(3/2)\n");
break;
case CPU_AHB_24_13:
pr_cont("(24/13)\n");
break;
case CPU_AHB_2_1:
pr_cont("(2/1)\n");
break;
}
return fttmr010_timer_common_init(np);
}
CLOCKSOURCE_OF_DECLARE(gemini, "cortina,gemini-timer", gemini_timer_of_init);
...@@ -200,7 +200,7 @@ static int __init integrator_ap_timer_init_of(struct device_node *node) ...@@ -200,7 +200,7 @@ static int __init integrator_ap_timer_init_of(struct device_node *node)
err = of_property_read_string(of_aliases, err = of_property_read_string(of_aliases,
"arm,timer-primary", &path); "arm,timer-primary", &path);
if (err) { if (err) {
pr_warn("Failed to read property"); pr_warn("Failed to read property\n");
return err; return err;
} }
...@@ -209,7 +209,7 @@ static int __init integrator_ap_timer_init_of(struct device_node *node) ...@@ -209,7 +209,7 @@ static int __init integrator_ap_timer_init_of(struct device_node *node)
err = of_property_read_string(of_aliases, err = of_property_read_string(of_aliases,
"arm,timer-secondary", &path); "arm,timer-secondary", &path);
if (err) { if (err) {
pr_warn("Failed to read property"); pr_warn("Failed to read property\n");
return err; return err;
} }
......
...@@ -55,7 +55,7 @@ static int __init nps_get_timer_clk(struct device_node *node, ...@@ -55,7 +55,7 @@ static int __init nps_get_timer_clk(struct device_node *node,
*clk = of_clk_get(node, 0); *clk = of_clk_get(node, 0);
ret = PTR_ERR_OR_ZERO(*clk); ret = PTR_ERR_OR_ZERO(*clk);
if (ret) { if (ret) {
pr_err("timer missing clk"); pr_err("timer missing clk\n");
return ret; return ret;
} }
...@@ -247,7 +247,7 @@ static int __init nps_setup_clockevent(struct device_node *node) ...@@ -247,7 +247,7 @@ static int __init nps_setup_clockevent(struct device_node *node)
nps_timer0_irq = irq_of_parse_and_map(node, 0); nps_timer0_irq = irq_of_parse_and_map(node, 0);
if (nps_timer0_irq <= 0) { if (nps_timer0_irq <= 0) {
pr_err("clockevent: missing irq"); pr_err("clockevent: missing irq\n");
return -EINVAL; return -EINVAL;
} }
...@@ -270,7 +270,7 @@ static int __init nps_setup_clockevent(struct device_node *node) ...@@ -270,7 +270,7 @@ static int __init nps_setup_clockevent(struct device_node *node)
nps_timer_starting_cpu, nps_timer_starting_cpu,
nps_timer_dying_cpu); nps_timer_dying_cpu);
if (ret) { if (ret) {
pr_err("Failed to setup hotplug state"); pr_err("Failed to setup hotplug state\n");
clk_disable_unprepare(clk); clk_disable_unprepare(clk);
free_percpu_irq(nps_timer0_irq, &nps_clockevent_device); free_percpu_irq(nps_timer0_irq, &nps_clockevent_device);
return ret; return ret;
......
...@@ -196,20 +196,20 @@ static int __init sirfsoc_prima2_timer_init(struct device_node *np) ...@@ -196,20 +196,20 @@ static int __init sirfsoc_prima2_timer_init(struct device_node *np)
clk = of_clk_get(np, 0); clk = of_clk_get(np, 0);
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_err("Failed to get clock"); pr_err("Failed to get clock\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
ret = clk_prepare_enable(clk); ret = clk_prepare_enable(clk);
if (ret) { if (ret) {
pr_err("Failed to enable clock"); pr_err("Failed to enable clock\n");
return ret; return ret;
} }
rate = clk_get_rate(clk); rate = clk_get_rate(clk);
if (rate < PRIMA2_CLOCK_FREQ || rate % PRIMA2_CLOCK_FREQ) { if (rate < PRIMA2_CLOCK_FREQ || rate % PRIMA2_CLOCK_FREQ) {
pr_err("Invalid clock rate"); pr_err("Invalid clock rate\n");
return -EINVAL; return -EINVAL;
} }
...@@ -229,7 +229,7 @@ static int __init sirfsoc_prima2_timer_init(struct device_node *np) ...@@ -229,7 +229,7 @@ static int __init sirfsoc_prima2_timer_init(struct device_node *np)
ret = clocksource_register_hz(&sirfsoc_clocksource, PRIMA2_CLOCK_FREQ); ret = clocksource_register_hz(&sirfsoc_clocksource, PRIMA2_CLOCK_FREQ);
if (ret) { if (ret) {
pr_err("Failed to register clocksource"); pr_err("Failed to register clocksource\n");
return ret; return ret;
} }
...@@ -237,7 +237,7 @@ static int __init sirfsoc_prima2_timer_init(struct device_node *np) ...@@ -237,7 +237,7 @@ static int __init sirfsoc_prima2_timer_init(struct device_node *np)
ret = setup_irq(sirfsoc_timer_irq.irq, &sirfsoc_timer_irq); ret = setup_irq(sirfsoc_timer_irq.irq, &sirfsoc_timer_irq);
if (ret) { if (ret) {
pr_err("Failed to setup irq"); pr_err("Failed to setup irq\n");
return ret; return ret;
} }
......
...@@ -299,13 +299,13 @@ static int __init integrator_cp_of_init(struct device_node *np) ...@@ -299,13 +299,13 @@ static int __init integrator_cp_of_init(struct device_node *np)
base = of_iomap(np, 0); base = of_iomap(np, 0);
if (!base) { if (!base) {
pr_err("Failed to iomap"); pr_err("Failed to iomap\n");
return -ENXIO; return -ENXIO;
} }
clk = of_clk_get(np, 0); clk = of_clk_get(np, 0);
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_err("Failed to get clock"); pr_err("Failed to get clock\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
......
...@@ -332,19 +332,19 @@ static int __init sun5i_timer_init(struct device_node *node) ...@@ -332,19 +332,19 @@ static int __init sun5i_timer_init(struct device_node *node)
timer_base = of_io_request_and_map(node, 0, of_node_full_name(node)); timer_base = of_io_request_and_map(node, 0, of_node_full_name(node));
if (IS_ERR(timer_base)) { if (IS_ERR(timer_base)) {
pr_err("Can't map registers"); pr_err("Can't map registers\n");
return PTR_ERR(timer_base);; return PTR_ERR(timer_base);;
} }
irq = irq_of_parse_and_map(node, 0); irq = irq_of_parse_and_map(node, 0);
if (irq <= 0) { if (irq <= 0) {
pr_err("Can't parse IRQ"); pr_err("Can't parse IRQ\n");
return -EINVAL; return -EINVAL;
} }
clk = of_clk_get(node, 0); clk = of_clk_get(node, 0);
if (IS_ERR(clk)) { if (IS_ERR(clk)) {
pr_err("Can't get timer clock"); pr_err("Can't get timer clock\n");
return PTR_ERR(clk); return PTR_ERR(clk);
} }
......
...@@ -165,7 +165,7 @@ static int __init pit_timer_init(struct device_node *np) ...@@ -165,7 +165,7 @@ static int __init pit_timer_init(struct device_node *np)
timer_base = of_iomap(np, 0); timer_base = of_iomap(np, 0);
if (!timer_base) { if (!timer_base) {
pr_err("Failed to iomap"); pr_err("Failed to iomap\n");
return -ENXIO; return -ENXIO;
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment