Commit 837188d4 authored by Johan Jonker's avatar Johan Jonker Committed by Heiko Stuebner

arm64: dts: rockchip: add #power-domain-cells to power domain nodes

Add #power-domain-cells to power domain nodes, because they
are required by power-domain.yaml
Signed-off-by: default avatarJohan Jonker <jbx6244@gmail.com>
Link: https://lore.kernel.org/r/20210417112952.8516-9-jbx6244@gmail.comSigned-off-by: default avatarHeiko Stuebner <heiko@sntech.de>
parent 148bbe29
...@@ -250,12 +250,14 @@ power-domain@PX30_PD_USB { ...@@ -250,12 +250,14 @@ power-domain@PX30_PD_USB {
<&cru HCLK_OTG>, <&cru HCLK_OTG>,
<&cru SCLK_OTG_ADP>; <&cru SCLK_OTG_ADP>;
pm_qos = <&qos_usb_host>, <&qos_usb_otg>; pm_qos = <&qos_usb_host>, <&qos_usb_otg>;
#power-domain-cells = <0>;
}; };
power-domain@PX30_PD_SDCARD { power-domain@PX30_PD_SDCARD {
reg = <PX30_PD_SDCARD>; reg = <PX30_PD_SDCARD>;
clocks = <&cru HCLK_SDMMC>, clocks = <&cru HCLK_SDMMC>,
<&cru SCLK_SDMMC>; <&cru SCLK_SDMMC>;
pm_qos = <&qos_sdmmc>; pm_qos = <&qos_sdmmc>;
#power-domain-cells = <0>;
}; };
power-domain@PX30_PD_GMAC { power-domain@PX30_PD_GMAC {
reg = <PX30_PD_GMAC>; reg = <PX30_PD_GMAC>;
...@@ -264,6 +266,7 @@ power-domain@PX30_PD_GMAC { ...@@ -264,6 +266,7 @@ power-domain@PX30_PD_GMAC {
<&cru SCLK_MAC_REF>, <&cru SCLK_MAC_REF>,
<&cru SCLK_GMAC_RX_TX>; <&cru SCLK_GMAC_RX_TX>;
pm_qos = <&qos_gmac>; pm_qos = <&qos_gmac>;
#power-domain-cells = <0>;
}; };
power-domain@PX30_PD_MMC_NAND { power-domain@PX30_PD_MMC_NAND {
reg = <PX30_PD_MMC_NAND>; reg = <PX30_PD_MMC_NAND>;
...@@ -277,6 +280,7 @@ power-domain@PX30_PD_MMC_NAND { ...@@ -277,6 +280,7 @@ power-domain@PX30_PD_MMC_NAND {
<&cru SCLK_SFC>; <&cru SCLK_SFC>;
pm_qos = <&qos_emmc>, <&qos_nand>, pm_qos = <&qos_emmc>, <&qos_nand>,
<&qos_sdio>, <&qos_sfc>; <&qos_sdio>, <&qos_sfc>;
#power-domain-cells = <0>;
}; };
power-domain@PX30_PD_VPU { power-domain@PX30_PD_VPU {
reg = <PX30_PD_VPU>; reg = <PX30_PD_VPU>;
...@@ -284,6 +288,7 @@ power-domain@PX30_PD_VPU { ...@@ -284,6 +288,7 @@ power-domain@PX30_PD_VPU {
<&cru HCLK_VPU>, <&cru HCLK_VPU>,
<&cru SCLK_CORE_VPU>; <&cru SCLK_CORE_VPU>;
pm_qos = <&qos_vpu>, <&qos_vpu_r128>; pm_qos = <&qos_vpu>, <&qos_vpu_r128>;
#power-domain-cells = <0>;
}; };
power-domain@PX30_PD_VO { power-domain@PX30_PD_VO {
reg = <PX30_PD_VO>; reg = <PX30_PD_VO>;
...@@ -300,6 +305,7 @@ power-domain@PX30_PD_VO { ...@@ -300,6 +305,7 @@ power-domain@PX30_PD_VO {
<&cru SCLK_VOPB_PWM>; <&cru SCLK_VOPB_PWM>;
pm_qos = <&qos_rga_rd>, <&qos_rga_wr>, pm_qos = <&qos_rga_rd>, <&qos_rga_wr>,
<&qos_vop_m0>, <&qos_vop_m1>; <&qos_vop_m0>, <&qos_vop_m1>;
#power-domain-cells = <0>;
}; };
power-domain@PX30_PD_VI { power-domain@PX30_PD_VI {
reg = <PX30_PD_VI>; reg = <PX30_PD_VI>;
...@@ -311,11 +317,13 @@ power-domain@PX30_PD_VI { ...@@ -311,11 +317,13 @@ power-domain@PX30_PD_VI {
pm_qos = <&qos_isp_128>, <&qos_isp_rd>, pm_qos = <&qos_isp_128>, <&qos_isp_rd>,
<&qos_isp_wr>, <&qos_isp_m1>, <&qos_isp_wr>, <&qos_isp_m1>,
<&qos_vip>; <&qos_vip>;
#power-domain-cells = <0>;
}; };
power-domain@PX30_PD_GPU { power-domain@PX30_PD_GPU {
reg = <PX30_PD_GPU>; reg = <PX30_PD_GPU>;
clocks = <&cru SCLK_GPU>; clocks = <&cru SCLK_GPU>;
pm_qos = <&qos_gpu>; pm_qos = <&qos_gpu>;
#power-domain-cells = <0>;
}; };
}; };
}; };
......
...@@ -302,13 +302,16 @@ power: power-controller { ...@@ -302,13 +302,16 @@ power: power-controller {
power-domain@RK3328_PD_HEVC { power-domain@RK3328_PD_HEVC {
reg = <RK3328_PD_HEVC>; reg = <RK3328_PD_HEVC>;
#power-domain-cells = <0>;
}; };
power-domain@RK3328_PD_VIDEO { power-domain@RK3328_PD_VIDEO {
reg = <RK3328_PD_VIDEO>; reg = <RK3328_PD_VIDEO>;
#power-domain-cells = <0>;
}; };
power-domain@RK3328_PD_VPU { power-domain@RK3328_PD_VPU {
reg = <RK3328_PD_VPU>; reg = <RK3328_PD_VPU>;
clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
#power-domain-cells = <0>;
}; };
}; };
......
...@@ -973,6 +973,7 @@ power-domain@RK3399_PD_IEP { ...@@ -973,6 +973,7 @@ power-domain@RK3399_PD_IEP {
clocks = <&cru ACLK_IEP>, clocks = <&cru ACLK_IEP>,
<&cru HCLK_IEP>; <&cru HCLK_IEP>;
pm_qos = <&qos_iep>; pm_qos = <&qos_iep>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_RGA { power-domain@RK3399_PD_RGA {
reg = <RK3399_PD_RGA>; reg = <RK3399_PD_RGA>;
...@@ -980,12 +981,14 @@ power-domain@RK3399_PD_RGA { ...@@ -980,12 +981,14 @@ power-domain@RK3399_PD_RGA {
<&cru HCLK_RGA>; <&cru HCLK_RGA>;
pm_qos = <&qos_rga_r>, pm_qos = <&qos_rga_r>,
<&qos_rga_w>; <&qos_rga_w>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_VCODEC { power-domain@RK3399_PD_VCODEC {
reg = <RK3399_PD_VCODEC>; reg = <RK3399_PD_VCODEC>;
clocks = <&cru ACLK_VCODEC>, clocks = <&cru ACLK_VCODEC>,
<&cru HCLK_VCODEC>; <&cru HCLK_VCODEC>;
pm_qos = <&qos_video_m0>; pm_qos = <&qos_video_m0>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_VDU { power-domain@RK3399_PD_VDU {
reg = <RK3399_PD_VDU>; reg = <RK3399_PD_VDU>;
...@@ -993,6 +996,7 @@ power-domain@RK3399_PD_VDU { ...@@ -993,6 +996,7 @@ power-domain@RK3399_PD_VDU {
<&cru HCLK_VDU>; <&cru HCLK_VDU>;
pm_qos = <&qos_video_m1_r>, pm_qos = <&qos_video_m1_r>,
<&qos_video_m1_w>; <&qos_video_m1_w>;
#power-domain-cells = <0>;
}; };
/* These power domains are grouped by VD_GPU */ /* These power domains are grouped by VD_GPU */
...@@ -1000,53 +1004,63 @@ power-domain@RK3399_PD_GPU { ...@@ -1000,53 +1004,63 @@ power-domain@RK3399_PD_GPU {
reg = <RK3399_PD_GPU>; reg = <RK3399_PD_GPU>;
clocks = <&cru ACLK_GPU>; clocks = <&cru ACLK_GPU>;
pm_qos = <&qos_gpu>; pm_qos = <&qos_gpu>;
#power-domain-cells = <0>;
}; };
/* These power domains are grouped by VD_LOGIC */ /* These power domains are grouped by VD_LOGIC */
power-domain@RK3399_PD_EDP { power-domain@RK3399_PD_EDP {
reg = <RK3399_PD_EDP>; reg = <RK3399_PD_EDP>;
clocks = <&cru PCLK_EDP_CTRL>; clocks = <&cru PCLK_EDP_CTRL>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_EMMC { power-domain@RK3399_PD_EMMC {
reg = <RK3399_PD_EMMC>; reg = <RK3399_PD_EMMC>;
clocks = <&cru ACLK_EMMC>; clocks = <&cru ACLK_EMMC>;
pm_qos = <&qos_emmc>; pm_qos = <&qos_emmc>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_GMAC { power-domain@RK3399_PD_GMAC {
reg = <RK3399_PD_GMAC>; reg = <RK3399_PD_GMAC>;
clocks = <&cru ACLK_GMAC>, clocks = <&cru ACLK_GMAC>,
<&cru PCLK_GMAC>; <&cru PCLK_GMAC>;
pm_qos = <&qos_gmac>; pm_qos = <&qos_gmac>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_SD { power-domain@RK3399_PD_SD {
reg = <RK3399_PD_SD>; reg = <RK3399_PD_SD>;
clocks = <&cru HCLK_SDMMC>, clocks = <&cru HCLK_SDMMC>,
<&cru SCLK_SDMMC>; <&cru SCLK_SDMMC>;
pm_qos = <&qos_sd>; pm_qos = <&qos_sd>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_SDIOAUDIO { power-domain@RK3399_PD_SDIOAUDIO {
reg = <RK3399_PD_SDIOAUDIO>; reg = <RK3399_PD_SDIOAUDIO>;
clocks = <&cru HCLK_SDIO>; clocks = <&cru HCLK_SDIO>;
pm_qos = <&qos_sdioaudio>; pm_qos = <&qos_sdioaudio>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_TCPD0 { power-domain@RK3399_PD_TCPD0 {
reg = <RK3399_PD_TCPD0>; reg = <RK3399_PD_TCPD0>;
clocks = <&cru SCLK_UPHY0_TCPDCORE>, clocks = <&cru SCLK_UPHY0_TCPDCORE>,
<&cru SCLK_UPHY0_TCPDPHY_REF>; <&cru SCLK_UPHY0_TCPDPHY_REF>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_TCPD1 { power-domain@RK3399_PD_TCPD1 {
reg = <RK3399_PD_TCPD1>; reg = <RK3399_PD_TCPD1>;
clocks = <&cru SCLK_UPHY1_TCPDCORE>, clocks = <&cru SCLK_UPHY1_TCPDCORE>,
<&cru SCLK_UPHY1_TCPDPHY_REF>; <&cru SCLK_UPHY1_TCPDPHY_REF>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_USB3 { power-domain@RK3399_PD_USB3 {
reg = <RK3399_PD_USB3>; reg = <RK3399_PD_USB3>;
clocks = <&cru ACLK_USB3>; clocks = <&cru ACLK_USB3>;
pm_qos = <&qos_usb_otg0>, pm_qos = <&qos_usb_otg0>,
<&qos_usb_otg1>; <&qos_usb_otg1>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_VIO { power-domain@RK3399_PD_VIO {
reg = <RK3399_PD_VIO>; reg = <RK3399_PD_VIO>;
#power-domain-cells = <1>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
...@@ -1056,6 +1070,7 @@ power-domain@RK3399_PD_HDCP { ...@@ -1056,6 +1070,7 @@ power-domain@RK3399_PD_HDCP {
<&cru HCLK_HDCP>, <&cru HCLK_HDCP>,
<&cru PCLK_HDCP>; <&cru PCLK_HDCP>;
pm_qos = <&qos_hdcp>; pm_qos = <&qos_hdcp>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_ISP0 { power-domain@RK3399_PD_ISP0 {
reg = <RK3399_PD_ISP0>; reg = <RK3399_PD_ISP0>;
...@@ -1063,6 +1078,7 @@ power-domain@RK3399_PD_ISP0 { ...@@ -1063,6 +1078,7 @@ power-domain@RK3399_PD_ISP0 {
<&cru HCLK_ISP0>; <&cru HCLK_ISP0>;
pm_qos = <&qos_isp0_m0>, pm_qos = <&qos_isp0_m0>,
<&qos_isp0_m1>; <&qos_isp0_m1>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_ISP1 { power-domain@RK3399_PD_ISP1 {
reg = <RK3399_PD_ISP1>; reg = <RK3399_PD_ISP1>;
...@@ -1070,9 +1086,11 @@ power-domain@RK3399_PD_ISP1 { ...@@ -1070,9 +1086,11 @@ power-domain@RK3399_PD_ISP1 {
<&cru HCLK_ISP1>; <&cru HCLK_ISP1>;
pm_qos = <&qos_isp1_m0>, pm_qos = <&qos_isp1_m0>,
<&qos_isp1_m1>; <&qos_isp1_m1>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_VO { power-domain@RK3399_PD_VO {
reg = <RK3399_PD_VO>; reg = <RK3399_PD_VO>;
#power-domain-cells = <1>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
...@@ -1082,12 +1100,14 @@ power-domain@RK3399_PD_VOPB { ...@@ -1082,12 +1100,14 @@ power-domain@RK3399_PD_VOPB {
<&cru HCLK_VOP0>; <&cru HCLK_VOP0>;
pm_qos = <&qos_vop_big_r>, pm_qos = <&qos_vop_big_r>,
<&qos_vop_big_w>; <&qos_vop_big_w>;
#power-domain-cells = <0>;
}; };
power-domain@RK3399_PD_VOPL { power-domain@RK3399_PD_VOPL {
reg = <RK3399_PD_VOPL>; reg = <RK3399_PD_VOPL>;
clocks = <&cru ACLK_VOP1>, clocks = <&cru ACLK_VOP1>,
<&cru HCLK_VOP1>; <&cru HCLK_VOP1>;
pm_qos = <&qos_vop_little>; pm_qos = <&qos_vop_little>;
#power-domain-cells = <0>;
}; };
}; };
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment