Commit 8e290fd4 authored by Guzman Lugo, Fernando's avatar Guzman Lugo, Fernando Committed by Greg Kroah-Hartman

staging: tidspbridge: configure full L1 MMU range

IVA MMU can manage up to 4GB of address space through its page tables,
given that it's L1 is divided into 1MB sections it requires at least
16KB for its table which represents 4096 entries of 32 bits each.

Previously, only 1GB was being handled by setting the page table size
to 4KB, any virtual address beyond of the L1 size used, would fall
into memory that does not belong to L1 translation tables, leading to
unpredictable results.

So, set the L1 table size to cover the entire MMU range (4GB) whether
is meant to be used or not.
Reported-by: default avatarFelipe Contreras <felipe.contreras@nokia.com>
Signed-off-by: default avatarFernando Guzman Lugo <fernando.lugo@ti.com>
Signed-off-by: default avatarFelipe Contreras <felipe.contreras@nokia.com>
Signed-off-by: default avatarOmar Ramirez Luna <omar.ramirez@ti.com>
Signed-off-by: default avatarGreg Kroah-Hartman <gregkh@suse.de>
parent 27c82819
...@@ -786,10 +786,7 @@ static int bridge_dev_create(struct bridge_dev_context ...@@ -786,10 +786,7 @@ static int bridge_dev_create(struct bridge_dev_context
pt_attrs = kzalloc(sizeof(struct pg_table_attrs), GFP_KERNEL); pt_attrs = kzalloc(sizeof(struct pg_table_attrs), GFP_KERNEL);
if (pt_attrs != NULL) { if (pt_attrs != NULL) {
/* Assuming that we use only DSP's memory map pt_attrs->l1_size = SZ_16K; /* 4096 entries of 32 bits */
* until 0x4000:0000 , we would need only 1024
* L1 enties i.e L1 size = 4K */
pt_attrs->l1_size = 0x1000;
align_size = pt_attrs->l1_size; align_size = pt_attrs->l1_size;
/* Align sizes are expected to be power of 2 */ /* Align sizes are expected to be power of 2 */
/* we like to get aligned on L1 table size */ /* we like to get aligned on L1 table size */
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment