Commit 9a18b5a4 authored by Enrico Weigelt, metux IT consult's avatar Enrico Weigelt, metux IT consult Committed by Vineet Gupta

arch: arc: Kconfig: pedantic formatting

Formatting of Kconfig files doesn't look so pretty, so let the
Great White Handkerchief come around and clean it up.
Signed-off-by: default avatarEnrico Weigelt, metux IT consult <info@metux.net>
Signed-off-by: default avatarVineet Gupta <vgupta@synopsys.com>
parent 3032f0c9
...@@ -144,11 +144,11 @@ config ARC_CPU_770 ...@@ -144,11 +144,11 @@ config ARC_CPU_770
Support for ARC770 core introduced with Rel 4.10 (Summer 2011) Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
This core has a bunch of cool new features: This core has a bunch of cool new features:
-MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4) -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Shared Address Spaces (for sharing TLB entries in MMU) Shared Address Spaces (for sharing TLB entries in MMU)
-Caches: New Prog Model, Region Flush -Caches: New Prog Model, Region Flush
-Insns: endian swap, load-locked/store-conditional, time-stamp-ctr -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
endif #ISA_ARCOMPACT endif #ISA_ARCOMPACT
config ARC_CPU_HS config ARC_CPU_HS
bool "ARC-HS" bool "ARC-HS"
...@@ -198,7 +198,7 @@ config ARC_SMP_HALT_ON_RESET ...@@ -198,7 +198,7 @@ config ARC_SMP_HALT_ON_RESET
at designated entry point. For other case, all jump to common at designated entry point. For other case, all jump to common
entry point and spin wait for Master's signal. entry point and spin wait for Master's signal.
endif #SMP endif #SMP
config ARC_MCIP config ARC_MCIP
bool "ARConnect Multicore IP (MCIP) Support " bool "ARConnect Multicore IP (MCIP) Support "
...@@ -249,7 +249,7 @@ config ARC_CACHE_VIPT_ALIASING ...@@ -249,7 +249,7 @@ config ARC_CACHE_VIPT_ALIASING
bool "Support VIPT Aliasing D$" bool "Support VIPT Aliasing D$"
depends on ARC_HAS_DCACHE && ISA_ARCOMPACT depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
endif #ARC_CACHE endif #ARC_CACHE
config ARC_HAS_ICCM config ARC_HAS_ICCM
bool "Use ICCM" bool "Use ICCM"
...@@ -370,7 +370,7 @@ config ARC_FPU_SAVE_RESTORE ...@@ -370,7 +370,7 @@ config ARC_FPU_SAVE_RESTORE
based on actual usage of FPU by a task. Thus our implemn does based on actual usage of FPU by a task. Thus our implemn does
this for all tasks in system. this for all tasks in system.
endif #ISA_ARCOMPACT endif #ISA_ARCOMPACT
config ARC_CANT_LLSC config ARC_CANT_LLSC
def_bool n def_bool n
...@@ -423,7 +423,7 @@ config ARC_IRQ_NO_AUTOSAVE ...@@ -423,7 +423,7 @@ config ARC_IRQ_NO_AUTOSAVE
This is programmable and can be optionally disabled in which case This is programmable and can be optionally disabled in which case
software INTERRUPT_PROLOGUE/EPILGUE do the needed work software INTERRUPT_PROLOGUE/EPILGUE do the needed work
endif # ISA_ARCV2 endif # ISA_ARCV2
endmenu # "ARC CPU Configuration" endmenu # "ARC CPU Configuration"
......
...@@ -26,8 +26,8 @@ config EZNPS_MTM_EXT ...@@ -26,8 +26,8 @@ config EZNPS_MTM_EXT
help help
Here we add new hierarchy for CPUs topology. Here we add new hierarchy for CPUs topology.
We got: We got:
Core Core
Thread Thread
At the new thread level each CPU represent one HW thread. At the new thread level each CPU represent one HW thread.
At highest hierarchy each core contain 16 threads, At highest hierarchy each core contain 16 threads,
any of them seem like CPU from Linux point of view. any of them seem like CPU from Linux point of view.
...@@ -35,10 +35,10 @@ config EZNPS_MTM_EXT ...@@ -35,10 +35,10 @@ config EZNPS_MTM_EXT
core and HW scheduler round robin between them. core and HW scheduler round robin between them.
config EZNPS_MEM_ERROR_ALIGN config EZNPS_MEM_ERROR_ALIGN
bool "ARC-EZchip Memory error as an exception" bool "ARC-EZchip Memory error as an exception"
depends on EZNPS_MTM_EXT depends on EZNPS_MTM_EXT
default n default n
help help
On the real chip of the NPS, user memory errors are handled On the real chip of the NPS, user memory errors are handled
as a machine check exception, which is fatal, whereas on as a machine check exception, which is fatal, whereas on
simulator platform for NPS, is handled as a Level 2 interrupt simulator platform for NPS, is handled as a Level 2 interrupt
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment