Commit 9e3d5c99 authored by John Stultz's avatar John Stultz Committed by Lee Jones

mfd: hi655x-pmic: Rename some interrupt macro names

Currently the hi655x-pmic driver has names for interrupt mask
values, but not for the interrupt numbers themselves.

So to allow for interrupt numbers to have sane names, rename
the mask values with the _MASK postfix and use the existing
names as the interrupt name
Signed-off-by: default avatarJohn Stultz <john.stultz@linaro.org>
Signed-off-by: default avatarLee Jones <lee.jones@linaro.org>
parent 417e06bb
...@@ -29,14 +29,14 @@ static const struct mfd_cell hi655x_pmic_devs[] = { ...@@ -29,14 +29,14 @@ static const struct mfd_cell hi655x_pmic_devs[] = {
}; };
static const struct regmap_irq hi655x_irqs[] = { static const struct regmap_irq hi655x_irqs[] = {
{ .reg_offset = 0, .mask = OTMP_D1R_INT }, { .reg_offset = 0, .mask = OTMP_D1R_INT_MASK },
{ .reg_offset = 0, .mask = VSYS_2P5_R_INT }, { .reg_offset = 0, .mask = VSYS_2P5_R_INT_MASK },
{ .reg_offset = 0, .mask = VSYS_UV_D3R_INT }, { .reg_offset = 0, .mask = VSYS_UV_D3R_INT_MASK },
{ .reg_offset = 0, .mask = VSYS_6P0_D200UR_INT }, { .reg_offset = 0, .mask = VSYS_6P0_D200UR_INT_MASK },
{ .reg_offset = 0, .mask = PWRON_D4SR_INT }, { .reg_offset = 0, .mask = PWRON_D4SR_INT_MASK },
{ .reg_offset = 0, .mask = PWRON_D20F_INT }, { .reg_offset = 0, .mask = PWRON_D20F_INT_MASK },
{ .reg_offset = 0, .mask = PWRON_D20R_INT }, { .reg_offset = 0, .mask = PWRON_D20R_INT_MASK },
{ .reg_offset = 0, .mask = RESERVE_INT }, { .reg_offset = 0, .mask = RESERVE_INT_MASK },
}; };
static const struct regmap_irq_chip hi655x_irq_chip = { static const struct regmap_irq_chip hi655x_irq_chip = {
......
...@@ -34,14 +34,23 @@ ...@@ -34,14 +34,23 @@
#define PMU_VER_START 0x10 #define PMU_VER_START 0x10
#define PMU_VER_END 0x38 #define PMU_VER_END 0x38
#define RESERVE_INT BIT(7) #define RESERVE_INT 7
#define PWRON_D20R_INT BIT(6) #define PWRON_D20R_INT 6
#define PWRON_D20F_INT BIT(5) #define PWRON_D20F_INT 5
#define PWRON_D4SR_INT BIT(4) #define PWRON_D4SR_INT 4
#define VSYS_6P0_D200UR_INT BIT(3) #define VSYS_6P0_D200UR_INT 3
#define VSYS_UV_D3R_INT BIT(2) #define VSYS_UV_D3R_INT 2
#define VSYS_2P5_R_INT BIT(1) #define VSYS_2P5_R_INT 1
#define OTMP_D1R_INT BIT(0) #define OTMP_D1R_INT 0
#define RESERVE_INT_MASK BIT(RESERVE_INT)
#define PWRON_D20R_INT_MASK BIT(PWRON_D20R_INT)
#define PWRON_D20F_INT_MASK BIT(PWRON_D20F_INT)
#define PWRON_D4SR_INT_MASK BIT(PWRON_D4SR_INT)
#define VSYS_6P0_D200UR_INT_MASK BIT(VSYS_6P0_D200UR_INT)
#define VSYS_UV_D3R_INT_MASK BIT(VSYS_UV_D3R_INT)
#define VSYS_2P5_R_INT_MASK BIT(VSYS_2P5_R_INT)
#define OTMP_D1R_INT_MASK BIT(OTMP_D1R_INT)
struct hi655x_pmic { struct hi655x_pmic {
struct resource *res; struct resource *res;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment