Commit a49388bd authored by Ville Syrjälä's avatar Ville Syrjälä

drm/i915: Clean up verify_wm_state()

Get rid of the nonsense cursor special case in verify_wm_state()
by just iterating through all the planes. And let's use the
canonical [PLANE:..] style in the debug prints while at it.

Cc: Stanislav Lisovskiy <stanislav.lisovskiy@intel.com>
Signed-off-by: default avatarVille Syrjälä <ville.syrjala@linux.intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20210226153204.1270-8-ville.syrjala@linux.intel.comReviewed-by: default avatarStanislav Lisovskiy <stanislav.lisovskiy@intel.com>
parent 5516e89d
...@@ -9361,11 +9361,10 @@ static void verify_wm_state(struct intel_crtc *crtc, ...@@ -9361,11 +9361,10 @@ static void verify_wm_state(struct intel_crtc *crtc,
struct skl_ddb_entry ddb_uv[I915_MAX_PLANES]; struct skl_ddb_entry ddb_uv[I915_MAX_PLANES];
struct skl_pipe_wm wm; struct skl_pipe_wm wm;
} *hw; } *hw;
struct skl_pipe_wm *sw_wm; const struct skl_pipe_wm *sw_wm = &new_crtc_state->wm.skl.optimal;
struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry; int level, max_level = ilk_wm_max_level(dev_priv);
struct intel_plane *plane;
u8 hw_enabled_slices; u8 hw_enabled_slices;
const enum pipe pipe = crtc->pipe;
int plane, level, max_level = ilk_wm_max_level(dev_priv);
if (INTEL_GEN(dev_priv) < 9 || !new_crtc_state->hw.active) if (INTEL_GEN(dev_priv) < 9 || !new_crtc_state->hw.active)
return; return;
...@@ -9375,7 +9374,6 @@ static void verify_wm_state(struct intel_crtc *crtc, ...@@ -9375,7 +9374,6 @@ static void verify_wm_state(struct intel_crtc *crtc,
return; return;
skl_pipe_wm_get_hw_state(crtc, &hw->wm); skl_pipe_wm_get_hw_state(crtc, &hw->wm);
sw_wm = &new_crtc_state->wm.skl.optimal;
skl_pipe_ddb_get_hw_state(crtc, hw->ddb_y, hw->ddb_uv); skl_pipe_ddb_get_hw_state(crtc, hw->ddb_y, hw->ddb_uv);
...@@ -9388,73 +9386,21 @@ static void verify_wm_state(struct intel_crtc *crtc, ...@@ -9388,73 +9386,21 @@ static void verify_wm_state(struct intel_crtc *crtc,
dev_priv->dbuf.enabled_slices, dev_priv->dbuf.enabled_slices,
hw_enabled_slices); hw_enabled_slices);
/* planes */ for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
for_each_universal_plane(dev_priv, pipe, plane) { const struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
const struct skl_wm_level *hw_wm_level, *sw_wm_level; const struct skl_wm_level *hw_wm_level, *sw_wm_level;
/* Watermarks */ /* Watermarks */
for (level = 0; level <= max_level; level++) { for (level = 0; level <= max_level; level++) {
hw_wm_level = &hw->wm.planes[plane].wm[level]; hw_wm_level = &hw->wm.planes[plane->id].wm[level];
sw_wm_level = skl_plane_wm_level(sw_wm, plane, level); sw_wm_level = skl_plane_wm_level(sw_wm, plane->id, level);
if (skl_wm_level_equals(hw_wm_level, sw_wm_level)) if (skl_wm_level_equals(hw_wm_level, sw_wm_level))
continue; continue;
drm_err(&dev_priv->drm, drm_err(&dev_priv->drm,
"mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", "[PLANE:%d:%s] mismatch in WM%d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
pipe_name(pipe), plane + 1, level, plane->base.base.id, plane->base.name, level,
sw_wm_level->plane_en,
sw_wm_level->plane_res_b,
sw_wm_level->plane_res_l,
hw_wm_level->plane_en,
hw_wm_level->plane_res_b,
hw_wm_level->plane_res_l);
}
hw_wm_level = &hw->wm.planes[plane].trans_wm;
sw_wm_level = skl_plane_trans_wm(sw_wm, plane);
if (!skl_wm_level_equals(hw_wm_level, sw_wm_level)) {
drm_err(&dev_priv->drm,
"mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
pipe_name(pipe), plane + 1,
sw_wm_level->plane_en,
sw_wm_level->plane_res_b,
sw_wm_level->plane_res_l,
hw_wm_level->plane_en,
hw_wm_level->plane_res_b,
hw_wm_level->plane_res_l);
}
/* DDB */
hw_ddb_entry = &hw->ddb_y[plane];
sw_ddb_entry = &new_crtc_state->wm.skl.plane_ddb_y[plane];
if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
drm_err(&dev_priv->drm,
"mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
pipe_name(pipe), plane + 1,
sw_ddb_entry->start, sw_ddb_entry->end,
hw_ddb_entry->start, hw_ddb_entry->end);
}
}
/*
* cursor
* If the cursor plane isn't active, we may not have updated it's ddb
* allocation. In that case since the ddb allocation will be updated
* once the plane becomes visible, we can skip this check
*/
if (1) {
const struct skl_wm_level *hw_wm_level, *sw_wm_level;
/* Watermarks */
for (level = 0; level <= max_level; level++) {
hw_wm_level = &hw->wm.planes[PLANE_CURSOR].wm[level];
sw_wm_level = skl_plane_wm_level(sw_wm, PLANE_CURSOR, level);
drm_err(&dev_priv->drm,
"mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
pipe_name(pipe), level,
sw_wm_level->plane_en, sw_wm_level->plane_en,
sw_wm_level->plane_res_b, sw_wm_level->plane_res_b,
sw_wm_level->plane_res_l, sw_wm_level->plane_res_l,
...@@ -9463,13 +9409,13 @@ static void verify_wm_state(struct intel_crtc *crtc, ...@@ -9463,13 +9409,13 @@ static void verify_wm_state(struct intel_crtc *crtc,
hw_wm_level->plane_res_l); hw_wm_level->plane_res_l);
} }
hw_wm_level = &hw->wm.planes[PLANE_CURSOR].trans_wm; hw_wm_level = &hw->wm.planes[plane->id].trans_wm;
sw_wm_level = skl_plane_trans_wm(sw_wm, PLANE_CURSOR); sw_wm_level = skl_plane_trans_wm(sw_wm, plane->id);
if (!skl_wm_level_equals(hw_wm_level, sw_wm_level)) { if (!skl_wm_level_equals(hw_wm_level, sw_wm_level)) {
drm_err(&dev_priv->drm, drm_err(&dev_priv->drm,
"mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", "[PLANE:%d:%s] mismatch in trans WM (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
pipe_name(pipe), plane->base.base.id, plane->base.name,
sw_wm_level->plane_en, sw_wm_level->plane_en,
sw_wm_level->plane_res_b, sw_wm_level->plane_res_b,
sw_wm_level->plane_res_l, sw_wm_level->plane_res_l,
...@@ -9479,13 +9425,13 @@ static void verify_wm_state(struct intel_crtc *crtc, ...@@ -9479,13 +9425,13 @@ static void verify_wm_state(struct intel_crtc *crtc,
} }
/* DDB */ /* DDB */
hw_ddb_entry = &hw->ddb_y[PLANE_CURSOR]; hw_ddb_entry = &hw->ddb_y[plane->id];
sw_ddb_entry = &new_crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR]; sw_ddb_entry = &new_crtc_state->wm.skl.plane_ddb_y[plane->id];
if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) { if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
drm_err(&dev_priv->drm, drm_err(&dev_priv->drm,
"mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n", "[PLANE:%d:%s] mismatch in DDB (expected (%u,%u), found (%u,%u))\n",
pipe_name(pipe), plane->base.base.id, plane->base.name,
sw_ddb_entry->start, sw_ddb_entry->end, sw_ddb_entry->start, sw_ddb_entry->end,
hw_ddb_entry->start, hw_ddb_entry->end); hw_ddb_entry->start, hw_ddb_entry->end);
} }
......
...@@ -353,11 +353,6 @@ enum phy_fia { ...@@ -353,11 +353,6 @@ enum phy_fia {
for_each_cpu_transcoder(__dev_priv, __t) \ for_each_cpu_transcoder(__dev_priv, __t) \
for_each_if ((__mask) & BIT(__t)) for_each_if ((__mask) & BIT(__t))
#define for_each_universal_plane(__dev_priv, __pipe, __p) \
for ((__p) = 0; \
(__p) < RUNTIME_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
(__p)++)
#define for_each_sprite(__dev_priv, __p, __s) \ #define for_each_sprite(__dev_priv, __p, __s) \
for ((__s) = 0; \ for ((__s) = 0; \
(__s) < RUNTIME_INFO(__dev_priv)->num_sprites[(__p)]; \ (__s) < RUNTIME_INFO(__dev_priv)->num_sprites[(__p)]; \
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment