Commit b0a09c75 authored by Maxime Ripard's avatar Maxime Ripard

ARM: sun6i: dt: Add PLL6 and SPI module clocks

The module clocks in the A31 are still compatible with the A10 one. Add the SPI
module clocks and the PLL6 in the device tree to allow their use by the SPI
controllers.
Signed-off-by: default avatarMaxime Ripard <maxime.ripard@free-electrons.com>
parent 0cc774ef
...@@ -83,16 +83,12 @@ pll1: pll1@01c20000 { ...@@ -83,16 +83,12 @@ pll1: pll1@01c20000 {
clocks = <&osc24M>; clocks = <&osc24M>;
}; };
/* pll6: clk@01c20028 {
* This is a dummy clock, to be used as placeholder on
* other mux clocks when a specific parent clock is not
* yet implemented. It should be dropped when the driver
* is complete.
*/
pll6: pll6 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "fixed-clock"; compatible = "allwinner,sun6i-a31-pll6-clk";
clock-frequency = <0>; reg = <0x01c20028 0x4>;
clocks = <&osc24M>;
clock-output-names = "pll6";
}; };
cpu: cpu@01c20050 { cpu: cpu@01c20050 {
...@@ -192,6 +188,38 @@ apb2_gates: apb2_gates@01c2006c { ...@@ -192,6 +188,38 @@ apb2_gates: apb2_gates@01c2006c {
"apb2_uart1", "apb2_uart2", "apb2_uart3", "apb2_uart1", "apb2_uart2", "apb2_uart3",
"apb2_uart4", "apb2_uart5"; "apb2_uart4", "apb2_uart5";
}; };
spi0_clk: clk@01c200a0 {
#clock-cells = <0>;
compatible = "allwinner,sun4i-mod0-clk";
reg = <0x01c200a0 0x4>;
clocks = <&osc24M>, <&pll6>;
clock-output-names = "spi0";
};
spi1_clk: clk@01c200a4 {
#clock-cells = <0>;
compatible = "allwinner,sun4i-mod0-clk";
reg = <0x01c200a4 0x4>;
clocks = <&osc24M>, <&pll6>;
clock-output-names = "spi1";
};
spi2_clk: clk@01c200a8 {
#clock-cells = <0>;
compatible = "allwinner,sun4i-mod0-clk";
reg = <0x01c200a8 0x4>;
clocks = <&osc24M>, <&pll6>;
clock-output-names = "spi2";
};
spi3_clk: clk@01c200ac {
#clock-cells = <0>;
compatible = "allwinner,sun4i-mod0-clk";
reg = <0x01c200ac 0x4>;
clocks = <&osc24M>, <&pll6>;
clock-output-names = "spi3";
};
}; };
soc@01c00000 { soc@01c00000 {
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment