Commit b117b637 authored by Mike Rapoport's avatar Mike Rapoport Committed by Greg Kroah-Hartman

staging: sm750fb: refactor setDisplayControl function

The enable/disbable sequence in setDisplayControl function is duplicated
for primary and secondary display controllers. The function can be
refactored so that the common part of register access will be shared for
both controllers.
Signed-off-by: default avatarMike Rapoport <mike.rapoport@gmail.com>
Signed-off-by: default avatarGreg Kroah-Hartman <gregkh@linuxfoundation.org>
parent 9bd2c86b
...@@ -9,96 +9,55 @@ ...@@ -9,96 +9,55 @@
static void setDisplayControl(int ctrl, int disp_state) static void setDisplayControl(int ctrl, int disp_state)
{ {
/* state != 0 means turn on both timing & plane en_bit */ /* state != 0 means turn on both timing & plane en_bit */
unsigned long reg, reserved; unsigned long reg, val, reserved;
int cnt; int cnt = 0;
cnt = 0;
/* Set the primary display control */
if (!ctrl) { if (!ctrl) {
reg = PEEK32(PANEL_DISPLAY_CTRL); reg = PANEL_DISPLAY_CTRL;
/* Turn on/off the Panel display control */ reserved = PANEL_DISPLAY_CTRL_RESERVED_MASK;
if (disp_state) {
/* Timing should be enabled first before enabling the plane
* because changing at the same time does not guarantee that
* the plane will also enabled or disabled.
*/
reg = FIELD_SET(reg, DISPLAY_CTRL, TIMING, ENABLE);
POKE32(PANEL_DISPLAY_CTRL, reg);
reg = FIELD_SET(reg, DISPLAY_CTRL, PLANE, ENABLE);
/* Added some masks to mask out the reserved bits.
* Sometimes, the reserved bits are set/reset randomly when
* writing to the PRIMARY_DISPLAY_CTRL, therefore, the register
* reserved bits are needed to be masked out.
*/
reserved = PANEL_DISPLAY_CTRL_RESERVED_MASK;
/* Somehow the register value on the plane is not set
* until a few delay. Need to write
* and read it a couple times
*/
do {
cnt++;
POKE32(PANEL_DISPLAY_CTRL, reg);
} while ((PEEK32(PANEL_DISPLAY_CTRL) & ~reserved) !=
(reg & ~reserved));
printk("Set Panel Plane enbit:after tried %d times\n", cnt);
} else {
/* When turning off, there is no rule on the programming
* sequence since whenever the clock is off, then it does not
* matter whether the plane is enabled or disabled.
* Note: Modifying the plane bit will take effect on the
* next vertical sync. Need to find out if it is necessary to
* wait for 1 vsync before modifying the timing enable bit.
* */
reg = FIELD_SET(reg, DISPLAY_CTRL, PLANE, DISABLE);
POKE32(PANEL_DISPLAY_CTRL, reg);
reg = FIELD_SET(reg, DISPLAY_CTRL, TIMING, DISABLE);
POKE32(PANEL_DISPLAY_CTRL, reg);
}
} else { } else {
/* Set the secondary display control */ reg = CRT_DISPLAY_CTRL;
reg = PEEK32(CRT_DISPLAY_CTRL); reserved = CRT_DISPLAY_CTRL_RESERVED_MASK;
}
if (disp_state) { val = PEEK32(reg);
/* Timing should be enabled first before enabling the plane because changing at the if (disp_state) {
same time does not guarantee that the plane will also enabled or disabled. /*
*/ * Timing should be enabled first before enabling the
reg = FIELD_SET(reg, DISPLAY_CTRL, TIMING, ENABLE); * plane because changing at the same time does not
POKE32(CRT_DISPLAY_CTRL, reg); * guarantee that the plane will also enabled or
* disabled.
reg = FIELD_SET(reg, DISPLAY_CTRL, PLANE, ENABLE); */
val = FIELD_SET(val, DISPLAY_CTRL, TIMING, ENABLE);
/* Added some masks to mask out the reserved bits. POKE32(reg, val);
* Sometimes, the reserved bits are set/reset randomly when
* writing to the PRIMARY_DISPLAY_CTRL, therefore, the register val = FIELD_SET(val, DISPLAY_CTRL, PLANE, ENABLE);
* reserved bits are needed to be masked out.
*/ /*
reserved = CRT_DISPLAY_CTRL_RESERVED_MASK; * Somehow the register value on the plane is not set
do { * until a few delay. Need to write and read it a
cnt++; * couple times
POKE32(CRT_DISPLAY_CTRL, reg); */
} while ((PEEK32(CRT_DISPLAY_CTRL) & ~reserved) != do {
(reg & ~reserved)); cnt++;
printk("Set Crt Plane enbit:after tried %d times\n", cnt); POKE32(reg, val);
} else { } while ((PEEK32(reg) & ~reserved) != (val & ~reserved));
/* When turning off, there is no rule on the programming pr_debug("Set Plane enbit:after tried %d times\n", cnt);
* sequence since whenever the clock is off, then it does not } else {
* matter whether the plane is enabled or disabled. /*
* Note: Modifying the plane bit will take effect on the next * When turning off, there is no rule on the
* vertical sync. Need to find out if it is necessary to * programming sequence since whenever the clock is
* wait for 1 vsync before modifying the timing enable bit. * off, then it does not matter whether the plane is
*/ * enabled or disabled. Note: Modifying the plane bit
reg = FIELD_SET(reg, DISPLAY_CTRL, PLANE, DISABLE); * will take effect on the next vertical sync. Need to
POKE32(CRT_DISPLAY_CTRL, reg); * find out if it is necessary to wait for 1 vsync
* before modifying the timing enable bit.
reg = FIELD_SET(reg, DISPLAY_CTRL, TIMING, DISABLE); */
POKE32(CRT_DISPLAY_CTRL, reg); val = FIELD_SET(val, DISPLAY_CTRL, PLANE, DISABLE);
} POKE32(reg, val);
val = FIELD_SET(val, DISPLAY_CTRL, TIMING, DISABLE);
POKE32(reg, val);
} }
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment