Commit c29732a1 authored by James Hogan's avatar James Hogan Committed by Paolo Bonzini

MIPS: uasm: Add CFC1/CTC1 instructions

Add CFC1/CTC1 instructions for accessing FP control registers to uasm so
that KVM can use uasm for generating its entry point code at runtime.
Signed-off-by: default avatarJames Hogan <james.hogan@imgtec.com>
Acked-by: default avatarRalf Baechle <ralf@linux-mips.org>
Cc: linux-mips@linux-mips.org
Signed-off-by: default avatarPaolo Bonzini <pbonzini@redhat.com>
parent 77cb7a3e
...@@ -104,6 +104,8 @@ Ip_u1s2(_bltz); ...@@ -104,6 +104,8 @@ Ip_u1s2(_bltz);
Ip_u1s2(_bltzl); Ip_u1s2(_bltzl);
Ip_u1u2s3(_bne); Ip_u1u2s3(_bne);
Ip_u2s3u1(_cache); Ip_u2s3u1(_cache);
Ip_u1u2(_cfc1);
Ip_u1u2(_ctc1);
Ip_u2u1s3(_daddiu); Ip_u2u1s3(_daddiu);
Ip_u3u1u2(_daddu); Ip_u3u1u2(_daddu);
Ip_u2u1msbu3(_dins); Ip_u2u1msbu3(_dins);
......
...@@ -53,6 +53,8 @@ static struct insn insn_table_MM[] = { ...@@ -53,6 +53,8 @@ static struct insn insn_table_MM[] = {
{ insn_bltzl, 0, 0 }, { insn_bltzl, 0, 0 },
{ insn_bne, M(mm_bne32_op, 0, 0, 0, 0, 0), RT | RS | BIMM }, { insn_bne, M(mm_bne32_op, 0, 0, 0, 0, 0), RT | RS | BIMM },
{ insn_cache, M(mm_pool32b_op, 0, 0, mm_cache_func, 0, 0), RT | RS | SIMM }, { insn_cache, M(mm_pool32b_op, 0, 0, mm_cache_func, 0, 0), RT | RS | SIMM },
{ insn_cfc1, M(mm_pool32f_op, 0, 0, 0, mm_cfc1_op, mm_32f_73_op), RT | RS },
{ insn_ctc1, M(mm_pool32f_op, 0, 0, 0, mm_ctc1_op, mm_32f_73_op), RT | RS },
{ insn_daddu, 0, 0 }, { insn_daddu, 0, 0 },
{ insn_daddiu, 0, 0 }, { insn_daddiu, 0, 0 },
{ insn_divu, M(mm_pool32a_op, 0, 0, 0, mm_divu_op, mm_pool32axf_op), RT | RS }, { insn_divu, M(mm_pool32a_op, 0, 0, 0, mm_divu_op, mm_pool32axf_op), RT | RS },
...@@ -166,13 +168,15 @@ static void build_insn(u32 **buf, enum opcode opc, ...) ...@@ -166,13 +168,15 @@ static void build_insn(u32 **buf, enum opcode opc, ...)
op = ip->match; op = ip->match;
va_start(ap, opc); va_start(ap, opc);
if (ip->fields & RS) { if (ip->fields & RS) {
if (opc == insn_mfc0 || opc == insn_mtc0) if (opc == insn_mfc0 || opc == insn_mtc0 ||
opc == insn_cfc1 || opc == insn_ctc1)
op |= build_rt(va_arg(ap, u32)); op |= build_rt(va_arg(ap, u32));
else else
op |= build_rs(va_arg(ap, u32)); op |= build_rs(va_arg(ap, u32));
} }
if (ip->fields & RT) { if (ip->fields & RT) {
if (opc == insn_mfc0 || opc == insn_mtc0) if (opc == insn_mfc0 || opc == insn_mtc0 ||
opc == insn_cfc1 || opc == insn_ctc1)
op |= build_rs(va_arg(ap, u32)); op |= build_rs(va_arg(ap, u32));
else else
op |= build_rt(va_arg(ap, u32)); op |= build_rt(va_arg(ap, u32));
......
...@@ -67,6 +67,8 @@ static struct insn insn_table[] = { ...@@ -67,6 +67,8 @@ static struct insn insn_table[] = {
#else #else
{ insn_cache, M6(cache_op, 0, 0, 0, cache6_op), RS | RT | SIMM9 }, { insn_cache, M6(cache_op, 0, 0, 0, cache6_op), RS | RT | SIMM9 },
#endif #endif
{ insn_cfc1, M(cop1_op, cfc_op, 0, 0, 0, 0), RT | RD },
{ insn_ctc1, M(cop1_op, ctc_op, 0, 0, 0, 0), RT | RD },
{ insn_daddiu, M(daddiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, { insn_daddiu, M(daddiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
{ insn_daddu, M(spec_op, 0, 0, 0, 0, daddu_op), RS | RT | RD }, { insn_daddu, M(spec_op, 0, 0, 0, 0, daddu_op), RS | RT | RD },
{ insn_dinsm, M(spec3_op, 0, 0, 0, 0, dinsm_op), RS | RT | RD | RE }, { insn_dinsm, M(spec3_op, 0, 0, 0, 0, dinsm_op), RS | RT | RD | RE },
......
...@@ -49,18 +49,18 @@ enum opcode { ...@@ -49,18 +49,18 @@ enum opcode {
insn_invalid, insn_invalid,
insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1, insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1,
insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl, insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
insn_bne, insn_cache, insn_daddiu, insn_daddu, insn_dins, insn_dinsm, insn_bne, insn_cache, insn_cfc1, insn_ctc1, insn_daddiu, insn_daddu,
insn_divu, insn_dmfc0, insn_dmtc0, insn_drotr, insn_drotr32, insn_dsll, insn_dins, insn_dinsm, insn_divu, insn_dmfc0, insn_dmtc0, insn_drotr,
insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32, insn_dsubu, insn_eret, insn_drotr32, insn_dsll, insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32,
insn_ext, insn_ins, insn_j, insn_jal, insn_jalr, insn_jr, insn_lb, insn_dsubu, insn_eret, insn_ext, insn_ins, insn_j, insn_jal, insn_jalr,
insn_ld, insn_ldx, insn_lh, insn_ll, insn_lld, insn_lui, insn_lw, insn_jr, insn_lb, insn_ld, insn_ldx, insn_lh, insn_ll, insn_lld,
insn_lwx, insn_mfc0, insn_mfhc0, insn_mfhi, insn_mflo, insn_mtc0, insn_lui, insn_lw, insn_lwx, insn_mfc0, insn_mfhc0, insn_mfhi,
insn_mthc0, insn_mul, insn_or, insn_ori, insn_pref, insn_rfe, insn_mflo, insn_mtc0, insn_mthc0, insn_mul, insn_or, insn_ori,
insn_rotr, insn_sc, insn_scd, insn_sd, insn_sll, insn_sllv, insn_slt, insn_pref, insn_rfe, insn_rotr, insn_sc, insn_scd, insn_sd, insn_sll,
insn_sltiu, insn_sltu, insn_sra, insn_srl, insn_srlv, insn_subu, insn_sllv, insn_slt, insn_sltiu, insn_sltu, insn_sra, insn_srl,
insn_sw, insn_sync, insn_syscall, insn_tlbp, insn_tlbr, insn_tlbwi, insn_srlv, insn_subu, insn_sw, insn_sync, insn_syscall, insn_tlbp,
insn_tlbwr, insn_wait, insn_wsbh, insn_xor, insn_xori, insn_yield, insn_tlbr, insn_tlbwi, insn_tlbwr, insn_wait, insn_wsbh, insn_xor,
insn_lddir, insn_ldpte, insn_xori, insn_yield, insn_lddir, insn_ldpte,
}; };
struct insn { struct insn {
...@@ -268,6 +268,8 @@ I_u1s2(_bltz) ...@@ -268,6 +268,8 @@ I_u1s2(_bltz)
I_u1s2(_bltzl) I_u1s2(_bltzl)
I_u1u2s3(_bne) I_u1u2s3(_bne)
I_u2s3u1(_cache) I_u2s3u1(_cache)
I_u1u2(_cfc1)
I_u1u2(_ctc1)
I_u1u2u3(_dmfc0) I_u1u2u3(_dmfc0)
I_u1u2u3(_dmtc0) I_u1u2u3(_dmtc0)
I_u2u1s3(_daddiu) I_u2u1s3(_daddiu)
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment