Commit e96aef07 authored by John Harrison's avatar John Harrison

drm/i915/gt: More use of GT specific print helpers

A bunch of print messages got missed in the update to using sub-system
specific helpers. So update those.
Signed-off-by: default avatarJohn Harrison <John.C.Harrison@Intel.com>
Reviewed-by: default avatarAndi Shyti <andi.shyti@linux.intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20231009183802.673882-2-John.C.Harrison@Intel.com
parent ca1e2a83
...@@ -316,10 +316,9 @@ u32 intel_engine_context_size(struct intel_gt *gt, u8 class) ...@@ -316,10 +316,9 @@ u32 intel_engine_context_size(struct intel_gt *gt, u8 class)
* out in the wash. * out in the wash.
*/ */
cxt_size = intel_uncore_read(uncore, CXT_SIZE) + 1; cxt_size = intel_uncore_read(uncore, CXT_SIZE) + 1;
drm_dbg(&gt->i915->drm, gt_dbg(gt, "graphics_ver = %d CXT_SIZE = %d bytes [0x%08x]\n",
"graphics_ver = %d CXT_SIZE = %d bytes [0x%08x]\n", GRAPHICS_VER(gt->i915), cxt_size * 64,
GRAPHICS_VER(gt->i915), cxt_size * 64, cxt_size - 1);
cxt_size - 1);
return round_up(cxt_size * 64, PAGE_SIZE); return round_up(cxt_size * 64, PAGE_SIZE);
case 3: case 3:
case 2: case 2:
...@@ -788,7 +787,7 @@ static void engine_mask_apply_media_fuses(struct intel_gt *gt) ...@@ -788,7 +787,7 @@ static void engine_mask_apply_media_fuses(struct intel_gt *gt)
if (!(BIT(i) & vdbox_mask)) { if (!(BIT(i) & vdbox_mask)) {
gt->info.engine_mask &= ~BIT(_VCS(i)); gt->info.engine_mask &= ~BIT(_VCS(i));
drm_dbg(&i915->drm, "vcs%u fused off\n", i); gt_dbg(gt, "vcs%u fused off\n", i);
continue; continue;
} }
...@@ -796,8 +795,7 @@ static void engine_mask_apply_media_fuses(struct intel_gt *gt) ...@@ -796,8 +795,7 @@ static void engine_mask_apply_media_fuses(struct intel_gt *gt)
gt->info.vdbox_sfc_access |= BIT(i); gt->info.vdbox_sfc_access |= BIT(i);
logical_vdbox++; logical_vdbox++;
} }
drm_dbg(&i915->drm, "vdbox enable: %04x, instances: %04lx\n", gt_dbg(gt, "vdbox enable: %04x, instances: %04lx\n", vdbox_mask, VDBOX_MASK(gt));
vdbox_mask, VDBOX_MASK(gt));
GEM_BUG_ON(vdbox_mask != VDBOX_MASK(gt)); GEM_BUG_ON(vdbox_mask != VDBOX_MASK(gt));
for (i = 0; i < I915_MAX_VECS; i++) { for (i = 0; i < I915_MAX_VECS; i++) {
...@@ -808,11 +806,10 @@ static void engine_mask_apply_media_fuses(struct intel_gt *gt) ...@@ -808,11 +806,10 @@ static void engine_mask_apply_media_fuses(struct intel_gt *gt)
if (!(BIT(i) & vebox_mask)) { if (!(BIT(i) & vebox_mask)) {
gt->info.engine_mask &= ~BIT(_VECS(i)); gt->info.engine_mask &= ~BIT(_VECS(i));
drm_dbg(&i915->drm, "vecs%u fused off\n", i); gt_dbg(gt, "vecs%u fused off\n", i);
} }
} }
drm_dbg(&i915->drm, "vebox enable: %04x, instances: %04lx\n", gt_dbg(gt, "vebox enable: %04x, instances: %04lx\n", vebox_mask, VEBOX_MASK(gt));
vebox_mask, VEBOX_MASK(gt));
GEM_BUG_ON(vebox_mask != VEBOX_MASK(gt)); GEM_BUG_ON(vebox_mask != VEBOX_MASK(gt));
} }
...@@ -838,7 +835,7 @@ static void engine_mask_apply_compute_fuses(struct intel_gt *gt) ...@@ -838,7 +835,7 @@ static void engine_mask_apply_compute_fuses(struct intel_gt *gt)
*/ */
for_each_clear_bit(i, &ccs_mask, I915_MAX_CCS) { for_each_clear_bit(i, &ccs_mask, I915_MAX_CCS) {
info->engine_mask &= ~BIT(_CCS(i)); info->engine_mask &= ~BIT(_CCS(i));
drm_dbg(&i915->drm, "ccs%u fused off\n", i); gt_dbg(gt, "ccs%u fused off\n", i);
} }
} }
...@@ -866,8 +863,8 @@ static void engine_mask_apply_copy_fuses(struct intel_gt *gt) ...@@ -866,8 +863,8 @@ static void engine_mask_apply_copy_fuses(struct intel_gt *gt)
_BCS(instance)); _BCS(instance));
if (mask & info->engine_mask) { if (mask & info->engine_mask) {
drm_dbg(&i915->drm, "bcs%u fused off\n", instance); gt_dbg(gt, "bcs%u fused off\n", instance);
drm_dbg(&i915->drm, "bcs%u fused off\n", instance + 1); gt_dbg(gt, "bcs%u fused off\n", instance + 1);
info->engine_mask &= ~mask; info->engine_mask &= ~mask;
} }
...@@ -907,8 +904,7 @@ static intel_engine_mask_t init_engine_mask(struct intel_gt *gt) ...@@ -907,8 +904,7 @@ static intel_engine_mask_t init_engine_mask(struct intel_gt *gt)
* submission, which will wake up the GSC power well. * submission, which will wake up the GSC power well.
*/ */
if (__HAS_ENGINE(info->engine_mask, GSC0) && !intel_uc_wants_gsc_uc(&gt->uc)) { if (__HAS_ENGINE(info->engine_mask, GSC0) && !intel_uc_wants_gsc_uc(&gt->uc)) {
drm_notice(&gt->i915->drm, gt_notice(gt, "No GSC FW selected, disabling GSC CS and media C6\n");
"No GSC FW selected, disabling GSC CS and media C6\n");
info->engine_mask &= ~BIT(GSC0); info->engine_mask &= ~BIT(GSC0);
} }
...@@ -1097,8 +1093,7 @@ static int init_status_page(struct intel_engine_cs *engine) ...@@ -1097,8 +1093,7 @@ static int init_status_page(struct intel_engine_cs *engine)
*/ */
obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE); obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
if (IS_ERR(obj)) { if (IS_ERR(obj)) {
drm_err(&engine->i915->drm, gt_err(engine->gt, "Failed to allocate status page\n");
"Failed to allocate status page\n");
return PTR_ERR(obj); return PTR_ERR(obj);
} }
......
...@@ -11,6 +11,7 @@ ...@@ -11,6 +11,7 @@
#include "gem/i915_gem_region.h" #include "gem/i915_gem_region.h"
#include "gt/intel_gsc.h" #include "gt/intel_gsc.h"
#include "gt/intel_gt.h" #include "gt/intel_gt.h"
#include "gt/intel_gt_print.h"
#define GSC_BAR_LENGTH 0x00000FFC #define GSC_BAR_LENGTH 0x00000FFC
...@@ -49,13 +50,13 @@ gsc_ext_om_alloc(struct intel_gsc *gsc, struct intel_gsc_intf *intf, size_t size ...@@ -49,13 +50,13 @@ gsc_ext_om_alloc(struct intel_gsc *gsc, struct intel_gsc_intf *intf, size_t size
I915_BO_ALLOC_CONTIGUOUS | I915_BO_ALLOC_CONTIGUOUS |
I915_BO_ALLOC_CPU_CLEAR); I915_BO_ALLOC_CPU_CLEAR);
if (IS_ERR(obj)) { if (IS_ERR(obj)) {
drm_err(&gt->i915->drm, "Failed to allocate gsc memory\n"); gt_err(gt, "Failed to allocate gsc memory\n");
return PTR_ERR(obj); return PTR_ERR(obj);
} }
err = i915_gem_object_pin_pages_unlocked(obj); err = i915_gem_object_pin_pages_unlocked(obj);
if (err) { if (err) {
drm_err(&gt->i915->drm, "Failed to pin pages for gsc memory\n"); gt_err(gt, "Failed to pin pages for gsc memory\n");
goto out_put; goto out_put;
} }
...@@ -286,12 +287,12 @@ static void gsc_irq_handler(struct intel_gt *gt, unsigned int intf_id) ...@@ -286,12 +287,12 @@ static void gsc_irq_handler(struct intel_gt *gt, unsigned int intf_id)
int ret; int ret;
if (intf_id >= INTEL_GSC_NUM_INTERFACES) { if (intf_id >= INTEL_GSC_NUM_INTERFACES) {
drm_warn_once(&gt->i915->drm, "GSC irq: intf_id %d is out of range", intf_id); gt_warn_once(gt, "GSC irq: intf_id %d is out of range", intf_id);
return; return;
} }
if (!HAS_HECI_GSC(gt->i915)) { if (!HAS_HECI_GSC(gt->i915)) {
drm_warn_once(&gt->i915->drm, "GSC irq: not supported"); gt_warn_once(gt, "GSC irq: not supported");
return; return;
} }
...@@ -300,7 +301,7 @@ static void gsc_irq_handler(struct intel_gt *gt, unsigned int intf_id) ...@@ -300,7 +301,7 @@ static void gsc_irq_handler(struct intel_gt *gt, unsigned int intf_id)
ret = generic_handle_irq(gt->gsc.intf[intf_id].irq); ret = generic_handle_irq(gt->gsc.intf[intf_id].irq);
if (ret) if (ret)
drm_err_ratelimited(&gt->i915->drm, "error handling GSC irq: %d\n", ret); gt_err_ratelimited(gt, "error handling GSC irq: %d\n", ret);
} }
void intel_gsc_irq_handler(struct intel_gt *gt, u32 iir) void intel_gsc_irq_handler(struct intel_gt *gt, u32 iir)
......
...@@ -16,6 +16,9 @@ ...@@ -16,6 +16,9 @@
#define gt_warn(_gt, _fmt, ...) \ #define gt_warn(_gt, _fmt, ...) \
drm_warn(&(_gt)->i915->drm, "GT%u: " _fmt, (_gt)->info.id, ##__VA_ARGS__) drm_warn(&(_gt)->i915->drm, "GT%u: " _fmt, (_gt)->info.id, ##__VA_ARGS__)
#define gt_warn_once(_gt, _fmt, ...) \
drm_warn_once(&(_gt)->i915->drm, "GT%u: " _fmt, (_gt)->info.id, ##__VA_ARGS__)
#define gt_notice(_gt, _fmt, ...) \ #define gt_notice(_gt, _fmt, ...) \
drm_notice(&(_gt)->i915->drm, "GT%u: " _fmt, (_gt)->info.id, ##__VA_ARGS__) drm_notice(&(_gt)->i915->drm, "GT%u: " _fmt, (_gt)->info.id, ##__VA_ARGS__)
......
...@@ -26,6 +26,7 @@ ...@@ -26,6 +26,7 @@
#include "intel_engine_regs.h" #include "intel_engine_regs.h"
#include "intel_gt.h" #include "intel_gt.h"
#include "intel_gt_pm.h" #include "intel_gt_pm.h"
#include "intel_gt_print.h"
#include "intel_gt_requests.h" #include "intel_gt_requests.h"
#include "intel_mchbar_regs.h" #include "intel_mchbar_regs.h"
#include "intel_pci_config.h" #include "intel_pci_config.h"
...@@ -592,10 +593,10 @@ static int gen8_engine_reset_prepare(struct intel_engine_cs *engine) ...@@ -592,10 +593,10 @@ static int gen8_engine_reset_prepare(struct intel_engine_cs *engine)
ret = __intel_wait_for_register_fw(uncore, reg, mask, ack, ret = __intel_wait_for_register_fw(uncore, reg, mask, ack,
700, 0, NULL); 700, 0, NULL);
if (ret) if (ret)
drm_err(&engine->i915->drm, gt_err(engine->gt,
"%s reset request timed out: {request: %08x, RESET_CTL: %08x}\n", "%s reset request timed out: {request: %08x, RESET_CTL: %08x}\n",
engine->name, request, engine->name, request,
intel_uncore_read_fw(uncore, reg)); intel_uncore_read_fw(uncore, reg));
return ret; return ret;
} }
...@@ -1199,17 +1200,16 @@ void intel_gt_reset(struct intel_gt *gt, ...@@ -1199,17 +1200,16 @@ void intel_gt_reset(struct intel_gt *gt,
goto unlock; goto unlock;
if (reason) if (reason)
drm_notice(&gt->i915->drm, gt_notice(gt, "Resetting chip for %s\n", reason);
"Resetting chip for %s\n", reason);
atomic_inc(&gt->i915->gpu_error.reset_count); atomic_inc(&gt->i915->gpu_error.reset_count);
awake = reset_prepare(gt); awake = reset_prepare(gt);
if (!intel_has_gpu_reset(gt)) { if (!intel_has_gpu_reset(gt)) {
if (gt->i915->params.reset) if (gt->i915->params.reset)
drm_err(&gt->i915->drm, "GPU reset not supported\n"); gt_err(gt, "GPU reset not supported\n");
else else
drm_dbg(&gt->i915->drm, "GPU reset disabled\n"); gt_dbg(gt, "GPU reset disabled\n");
goto error; goto error;
} }
...@@ -1217,7 +1217,7 @@ void intel_gt_reset(struct intel_gt *gt, ...@@ -1217,7 +1217,7 @@ void intel_gt_reset(struct intel_gt *gt,
intel_runtime_pm_disable_interrupts(gt->i915); intel_runtime_pm_disable_interrupts(gt->i915);
if (do_reset(gt, stalled_mask)) { if (do_reset(gt, stalled_mask)) {
drm_err(&gt->i915->drm, "Failed to reset chip\n"); gt_err(gt, "Failed to reset chip\n");
goto taint; goto taint;
} }
...@@ -1236,9 +1236,7 @@ void intel_gt_reset(struct intel_gt *gt, ...@@ -1236,9 +1236,7 @@ void intel_gt_reset(struct intel_gt *gt,
*/ */
ret = intel_gt_init_hw(gt); ret = intel_gt_init_hw(gt);
if (ret) { if (ret) {
drm_err(&gt->i915->drm, gt_err(gt, "Failed to initialise HW following reset (%d)\n", ret);
"Failed to initialise HW following reset (%d)\n",
ret);
goto taint; goto taint;
} }
...@@ -1605,9 +1603,7 @@ static void intel_wedge_me(struct work_struct *work) ...@@ -1605,9 +1603,7 @@ static void intel_wedge_me(struct work_struct *work)
{ {
struct intel_wedge_me *w = container_of(work, typeof(*w), work.work); struct intel_wedge_me *w = container_of(work, typeof(*w), work.work);
drm_err(&w->gt->i915->drm, gt_err(w->gt, "%s timed out, cancelling all in-flight rendering.\n", w->name);
"%s timed out, cancelling all in-flight rendering.\n",
w->name);
intel_gt_set_wedged(w->gt); intel_gt_set_wedged(w->gt);
} }
......
...@@ -11,6 +11,7 @@ ...@@ -11,6 +11,7 @@
#include "intel_gpu_commands.h" #include "intel_gpu_commands.h"
#include "intel_gt.h" #include "intel_gt.h"
#include "intel_gt_mcr.h" #include "intel_gt_mcr.h"
#include "intel_gt_print.h"
#include "intel_gt_regs.h" #include "intel_gt_regs.h"
#include "intel_ring.h" #include "intel_ring.h"
#include "intel_workarounds.h" #include "intel_workarounds.h"
...@@ -119,8 +120,8 @@ static void wa_init_finish(struct i915_wa_list *wal) ...@@ -119,8 +120,8 @@ static void wa_init_finish(struct i915_wa_list *wal)
if (!wal->count) if (!wal->count)
return; return;
drm_dbg(&wal->gt->i915->drm, "Initialized %u %s workarounds on %s\n", gt_dbg(wal->gt, "Initialized %u %s workarounds on %s\n",
wal->wa_count, wal->name, wal->engine_name); wal->wa_count, wal->name, wal->engine_name);
} }
static enum forcewake_domains static enum forcewake_domains
...@@ -1779,10 +1780,10 @@ wa_verify(struct intel_gt *gt, const struct i915_wa *wa, u32 cur, ...@@ -1779,10 +1780,10 @@ wa_verify(struct intel_gt *gt, const struct i915_wa *wa, u32 cur,
const char *name, const char *from) const char *name, const char *from)
{ {
if ((cur ^ wa->set) & wa->read) { if ((cur ^ wa->set) & wa->read) {
drm_err(&gt->i915->drm, gt_err(gt,
"%s workaround lost on %s! (reg[%x]=0x%x, relevant bits were 0x%x vs expected 0x%x)\n", "%s workaround lost on %s! (reg[%x]=0x%x, relevant bits were 0x%x vs expected 0x%x)\n",
name, from, i915_mmio_reg_offset(wa->reg), name, from, i915_mmio_reg_offset(wa->reg),
cur, cur & wa->read, wa->set & wa->read); cur, cur & wa->read, wa->set & wa->read);
return false; return false;
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment